ead-free Green

## Description

The LSF0106/0108 is 6/8-CH bi-directional multi-voltage level translator for open-drain and push-pull applications. This device is a universal level translator with A port operating from 0.65 V to 4.5 V (Vref_A) and B port 1.5 V to 5.5 V (Vref_B). This range allows for bidirectional voltage translations between 0.65 V and 5.0 V . Meanwhile, Vref_B is recommended to be at 1V higher than Vref_A for best signal integrity.

The EN pin is used to activate the device. When EN is HIGH, the translator switch is on. Otherwise, EN is LOW, the translator switch is off, and a high-impedance state exists between ports. The EN input must be connected to Vref_B and both pins pulled to HIGH through a pullup resistor (typically 200k $\Omega$ ). EN must be LOW to ensure the highimpedance state during power-up or power-down.

Be aware that external Rpu (pullup resistor) is required on each signal in both A and B ports for push-pull application because a pull-high state can avoid misoperation during power-up or power-down. As same as open-drain application, the smaller Rpu results in the larger driving current. For bi-directional signal flows, there is no need for a direction pin to minimize system effort. This device supports 5 V tolerant $\mathrm{I} / \mathrm{O}$ pins in a variety of applications which require different voltage translation levels.

## Features

- Bi-directional level shifter for both push-pull and open-drain
- Maximum data rate is dominated by the system capacitance and pullup resistors
- $\leq 100 \mathrm{MHz} ; \mathrm{CL}=15 \mathrm{pF}, 30 \mathrm{pF}, \mathrm{Rpu} \leq 300 \Omega$
- $\leq 50 \mathrm{MHz} ; \mathrm{CL}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{Rpu} \leq 300 \Omega$
- Bi-directional voltage level translation between:
- $\quad 0.65 \mathrm{~V}$ and $1.5 \mathrm{~V}, 1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3.3 \mathrm{~V}$ and 5.0 V
- $\quad 1.2 \mathrm{~V}$ and $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3.3 \mathrm{~V}$ and 5.0 V
- 1.8 V and $2.5 \mathrm{~V}, 3.3 \mathrm{~V}$ and 5.0 V
- 2.5 V and 3.3 V and 5.0 V
- 3.3 V and 5.0 V
- ESD protection exceeds JESD 22
- 3500V HBM (A114)
- 1500 V CDM (C101)
- Latchup exceeds 100 mA per JESD 17
- 5 V tolerant I/O pins to support TTL
- Specified from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- Totally Lead-Free \& Fully RoHS Compliant (Notes 1 \& 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/quality/product-definitions/


## Pin Assignments



LSF0108 Packages


TSSOP-20

## Applications

- GPIO, MDIO, SDIO, SVID, UART
- PMBus, SMBus, I2C, and other interfaces
- Telecom infrastructures
- Industrials
- High-performance computing
- Wide array of products such as:
- PCs, networking, notebooks
- Smart phones
- Tablets

Notes: $\quad$ 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) \& 2015/863/EU (RoHS 3) compliant.
2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
3. Halogen- and Antimony-free "Green" products are defined as those which contain $<900 \mathrm{ppm}$ bromine, $<900 \mathrm{ppm}$ chlorine ( $<1500 \mathrm{ppm}$ total $\mathrm{Br}+\mathrm{Cl}$ ) and <1000ppm antimony compounds.

LSF0106/0108

## Pin Descriptions

## LSF0106 Pin Descriptions

| Pin Name | Pin Number |  |  |
| :---: | :---: | :---: | :--- |
|  | TSSOP-16 | W-QFN3030-16 <br> (Type CJ) |  |
| GND | 1 | 15 | Ground |
| Vref_A | 2 | 16 | Reference supply voltage; A port |
| A1 | 3 | 1 | Input/output 1 |
| A2 | 4 | 2 | Input/output 2 |
| A3 | 5 | 3 | Input/output 3 |
| A4 | 6 | 4 | Input/output 4 |
| A5 | 7 | 5 | Input/output 5 |
| A6 | 8 | 6 | Input/output 6 |
| B6 | 9 | 7 | Output/input 6 |
| B5 | 10 | 8 | Output/input 5 |
| B4 | 11 | 9 | Output/input 4 |
| B3 | 12 | 10 | Output/input 3 |
| B2 | 13 | 11 | Output/input 2 |
| B1 | 14 | 12 | Output/input 1 |
| Vref_B | 15 | 13 | Reference supply voltage; B port |
| EN | 16 | 14 | Enable input (Active HIGH) |

## LSF0108 Pin Descriptions

| Pin Name | Pin Number |  | Function |
| :---: | :---: | :---: | :--- |
|  | TSSOP-20 | V-QFN4525-20 |  |
| GND | 1 | 1 | Ground |
| Vref_A | 2 | 2 | Reference supply voltage; A port |
| A1 | 3 | 3 | Input/output 1 |
| A2 | 4 | 4 | Input/output 2 |
| A3 | 5 | 5 | Input/output 3 |
| A4 | 6 | 6 | Input/output 4 |
| A5 | 7 | 7 | Input/output 5 |
| A6 | 8 | 8 | Input/output 6 |
| A7 | 9 | 9 | Input/output 7 |
| A8 | 10 | 10 | Input/output 8 |
| B8 | 11 | 11 | Output/input 8 |
| B7 | 12 | 12 | Output/input 7 |
| B6 | 13 | 13 | Output/input 6 |
| B5 | 14 | 14 | Output/input 5 |
| B4 | 15 | 15 | Output/input 4 |
| B3 | 16 | 16 | Output/input 3 |
| B2 | 17 | 17 | Output/input 2 |
| B1 | 18 | 18 | Output/input 1 |
| Vref_B | 19 | 19 | Reference supply voltage; B port |
| EN | 20 | 20 | Enable input (Active HIGH) |

LSF0106/0108

## Absolute Maximum Ratings (Note 4)

| Symbol | Parameter | Rating | Unit |
| :---: | :---: | :---: | :---: |
| ESD HBM | Human Body Model ESD Protection | $\pm 3.5$ | kV |
| ESD CDM | Charged Device Model ESD Protection | $\pm 1.5$ | kV |
| $V_{\text {REF }}$ | Supply Reference Voltage Range | -0.5 to +7.0 | V |
| VI/O | Input-Output Voltage Range | -0.5 to +7.0 | V |
| Ich | Continuous Channel Current | 128 | mA |
| IIK | Input Clamp Current, $\mathrm{V}_{1}<0$ | -50 | mA |
| TJ | Junction Temperature | +150 | ${ }^{\circ} \mathrm{C}$ |
| Tsta | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

Note: $\quad$ 4. Stresses greater than those listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings for extended periods can affect device reliability.

## Functional Diagram

## NOTE:

## See Load Circuit

Suggest to connect EN to Vref_B and
both pins pulled to HIGH through a pullup resistor (typically 200k )


## Recommended Operating Conditions

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Vref_A | Reference Voltage, A Port | 0.65 | 4.5 | V |
| Vref_B | Reference Voltage, B Port, when Vref_A $\geq 1 \mathrm{~V}$ | Vref_A + 0.6 | 5.5 | V |
|  | Reference Voltage, B Port, when Vref_A < 1V | Vref_A + 0.8 | 5.5 | V |
| $\mathrm{V}_{1 / \mathrm{O}}$ | Input/Output Voltage | 0 | 5.5 | V |
| Ven | Enable Voltage when Vref_A $\geq 1 \mathrm{~V}$ | Vref_A + 0.6 | 5.5 | V |
|  | Enable Voltage when Vref_A < 1V | Vref_A + 0.8 | 5.5 | V |
| IPASS | Pass Transistor Current | - | 64 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Free-Air Temperature | -40 | +125 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Over operating free-air temperature range, unless otherwise specified.)

| Symbol | Parameter |  | Test Conditions | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 5) } \end{gathered}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vref_A | A port supply voltage | What if config to be low voltage side |  | 0.65 | - | 4.5 | V |
| Vref_B | B port supply voltage | What if config to be high voltage side |  | 1.5 | - | 5.5 | V |
| VIK | Input clamping voltage | $\mathrm{If}=-18 \mathrm{~mA}, \mathrm{VEN}=0$ |  | -1.2 | - | 0 | V |
| IL | Leakage current | Pins An, Bn, Vref_A, Vref_B and EN; $\mathrm{V}_{1}=\mathrm{GND}$ to 5.0 V |  | 0.001 | 0.1 | 3 | $\mu \mathrm{A}$ |
| Icc | Supply current | Vref_B $=\mathrm{EN}=5.5 \mathrm{~V}$, Vref_A $=4.5 \mathrm{~V}$, $\mathrm{lo}=0, \mathrm{~V}$ I $=0 \mathrm{~V}$ or Vcc |  | - | 0.05 | 5 | $\mu \mathrm{A}$ |
| CI(Vref_A/B/EN) |  | $\mathrm{V}_{1}=3 \mathrm{~V}$ or 0 |  | - | 10 | - | pF |
|  | CIo(off) | $\mathrm{V}_{0}=3 \mathrm{~V}$ or $0, \mathrm{EN}=0$ |  | - | 5 | 6 | pF |
| Clo(on) |  | V O $=3 \mathrm{~V}$ or $0, \mathrm{EN}=3 \mathrm{~V}$ |  | - | 10 | 13 | pF |
| Ron (Note 6) |  | $\mathrm{V}_{\mathrm{I}}=0, \mathrm{lo}=64 \mathrm{~mA}$ | Vref_A = 3.3V; Vref_B = EN = 5V | - | 3 | - | $\Omega$ |
|  |  | Vref_A $=2.5 \mathrm{~V}$; Vref_B $=\mathrm{EN}=5 \mathrm{~V}$ | - | 3 | - |  |
|  |  | Vref_A $=1.8 \mathrm{~V}$; Vref_B $=\mathrm{EN}=5 \mathrm{~V}$ | - | 4 | - |  |
|  |  | Vref_A = 1.0V; Vref_B = EN = 5V | - | 5 | - |  |
|  |  | $\mathrm{V}_{\mathrm{I}}=0, \mathrm{lo}=32 \mathrm{~mA}$ | Vref_A = 3.3V; Vref_B = EN = 5V | - | 3 | - |  |
|  |  | Vref_A $=2.5 \mathrm{~V}$; Vref_B $=\mathrm{EN}=5 \mathrm{~V}$ | - | 3 | - |  |
|  |  | Vref_A $=1.8 \mathrm{~V}$; Vref_B $=\mathrm{EN}=5 \mathrm{~V}$ | - | 4 | - |  |
|  |  | Vref_A $=1.0 \mathrm{~V}$; Vref_B $=\mathrm{EN}=5 \mathrm{~V}$ | - | 5 | - |  |
|  |  | $\mathrm{V}_{\mathrm{I}}=0, \mathrm{lo}=20 \mathrm{~mA}$ | Vref_A $=0.65 \mathrm{~V}$; Vref_B $=\mathrm{EN}=5 \mathrm{~V}$ | - | 15 | - |  |
|  |  | $\mathrm{V}=1.8 \mathrm{~V}$, lo $=15 \mathrm{~mA}$, Vref_A $=3.3 \mathrm{~V}$; Vref_B $=\mathrm{EN}=5 \mathrm{~V}$ | - | 4 | - |  |
|  |  | $\mathrm{V}_{1}=1.0 \mathrm{~V}, \mathrm{lo}=10 \mathrm{~mA}$, Vref_A $=1.8 \mathrm{~V}$; Vref_B $=\mathrm{EN}=3.3 \mathrm{~V}$ | - | 7 | - |  |
|  |  | $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~V}, \mathrm{lo}=10 \mathrm{~mA}$ | Vref_A $=1.0 \mathrm{~V}$; Vref_B $=\mathrm{EN}=3.3 \mathrm{~V}$ | - | 5 | - |  |
|  |  | Vref_A $=0.65 \mathrm{~V}$; Vref_B $=\mathrm{EN}=3.3 \mathrm{~V}$ | - | 15 | - |  |
|  |  | Vref_A $=1.0 \mathrm{~V}$; Vref_B $=\mathrm{EN}=1.8 \mathrm{~V}$ | - | 6 | - |  |
|  |  | Vref_A $=0.65 \mathrm{~V}$; Vref_B $=\mathrm{EN}=1.8 \mathrm{~V}$ | - | 15 | - |  |

Notes: $\quad$ 5. All typical values are measured at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
6. Measured by the voltage drop between the $A$ and $B$ pins at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) pins.

LSF0106/0108

## Translating Down Switching Characteristics (Note $7, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise specified.)

Translating Down, 5.0V to 1.8 V

| Parameter | From (Input) | To (Output) | $\mathrm{CL}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{CLL}=30 \mathrm{pF}$ | $\mathrm{CL}_{\mathrm{L}}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | B | A | 0.5 | 0.3 | 0.2 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 0.9 | 0.7 | 0.5 | ns |

Translating Down, 3.3V to 1.8 V

| Parameter | From (Input) | To (Output) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | B | A | 0.4 | 0.2 | 0.1 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 1.0 | 0.7 | 0.4 | ns |
| Test conditions: Vref_A $=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{PU}}=\mathrm{V}_{\mathrm{I}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{M}}=0.9 \mathrm{~V}, \mathrm{PRR}=10 \mathrm{MHz}$ (unless otherwise noted, see load circuit) |  |  |  |  |  |  |

Translating Down, 3.3V to 1.2 V

| Parameter | From (Input) | To (Output) | $\mathrm{CL}=50 \mathrm{pF}$ | $\mathrm{CLL}^{\text {a }}$ 30pF | $\mathrm{CL}_{\mathrm{L}}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | B | A | 0.6 | 0.4 | 0.2 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 1.1 | 0.8 | 0.6 | ns |

Translating Down, 1.8 V to 1.2 V

| Parameter | From (Input) | To (Output) | $\mathrm{CL}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{CLL}_{\text {l }}=30 \mathrm{pF}$ | $\mathrm{CL}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | B | A | 0.5 | 0.3 | 0.1 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 1.8 | 1.4 | 1.1 | ns |
| Test conditions: Vref_A $=1.2 \mathrm{~V}, \mathrm{~V} \mathrm{VU}=\mathrm{V} \mathrm{IH}=1.8 \mathrm{~V}, \mathrm{~V} M=0.6 \mathrm{~V}, \mathrm{PRR}=10 \mathrm{MHz}$ (unless otherwise noted, see load circuit) |  |  |  |  |  |  |

Translating Down, 1.8 V to 0.8 V

| Parameter | From (Input) | To (Output) |  | $\mathrm{CLL}^{\text {a }} 30 \mathrm{pF}$ | $\mathrm{CLL}^{\text {= }} 15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | B | A | 0.7 | 0.4 | 0.2 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 1.5 | 1.2 | 0.9 | ns |
| Test conditions: Vref_A $=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{PU}}=\mathrm{V}_{1 \mathrm{H}}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{M}}=0.4 \mathrm{~V}, \mathrm{PRR}=10 \mathrm{MHz}$ (unless otherwise noted, see load circuit) |  |  |  |  |  |  |

Translating Down, 1.8 V to 0.65 V

| Parameter | From (Input) | To (Output) | $\mathrm{CL}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{CL}_{\mathrm{L}}=30 \mathrm{pF}$ | $\mathrm{CL}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | B | A | 0.8 | 0.5 | 0.3 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 1.6 | 1.2 | 1.0 | ns |

Translating Down, 1.5 V to 0.65 V

| Parameter | From (Input) | To (Output) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | B | A | 1.0 | 0.6 | 0.4 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 1.9 | 1.5 | 1.1 | ns |

Note: $\quad$ 7. All typical values are measured at $T_{A}=+25^{\circ} \mathrm{C}$. Logic levels: $\mathrm{V}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}}$ are typical output voltage levels that occur with the output load. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz} ; \mathrm{ZO}=50 \Omega$. Definitions test circuit: $\mathrm{C}_{\mathrm{L}}=$ Load capacitance including jig and probe capacitance; $R_{L}=$ Load resistance $=300 \Omega ; R p u=$ ext. pullup resistance $=200 \mathrm{k} \Omega$.

LSF0106/0108

## Translating Up Switching Characteristics (Note $7, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.)

Translating Up, 1.8 V to 5.0 V

| Parameter | From (Input) | To (Output) | $\mathrm{CL}=50 \mathrm{pF}$ | $\mathrm{CL}=30 \mathrm{pF}$ | $\mathrm{CL}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | A | B | 0.4 | 0.3 | 0.3 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 2.3 | 1.7 | 1.0 | ns |

Test conditions: $\mathrm{V}_{I H}=$ Vref_ $\mathrm{A}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{EXT}}=\mathrm{V}_{\mathrm{PU}}=5.0 \mathrm{~V}, \mathrm{RL}=300 \Omega, \mathrm{~V}_{\mathrm{M}}=0.9 \mathrm{~V}, \mathrm{PRR}=10 \mathrm{MHz}$ (unless otherwise noted, see load circuit)
Translating Up, 1.8 V to 3.3 V

| Parameter | From (Input) | To (Output) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{CLL}_{\text {L }} \mathbf{3 0 p F}$ | $\mathrm{CLL}_{\text {L }}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | A | B | 0.4 | 0.3 | 0.3 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 1.7 | 1.2 | 0.6 | ns |

Test conditions: $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\text {ref_ }} \mathrm{A}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{EXT}}=\mathrm{V}_{\mathrm{PU}}=3.3 \mathrm{~V}, \mathrm{RL}=300 \Omega, \mathrm{~V}_{\mathrm{M}}=0.9 \mathrm{~V}, \mathrm{PRR}=10 \mathrm{MHz}$ (unless otherwise noted, see load circuit)
Translating Up, 1.2V to 3.3 V

| Parameter | From (Input) | To (Output) | $\mathrm{CL}=50 \mathrm{pF}$ | $\mathrm{CL}=30 \mathrm{pF}$ | $\mathrm{CLL}_{\text {l }} \mathbf{1 5 p F}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | A | B | 0.4 | 0.3 | 0.2 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 2.9 | 2.2 | 1.6 | ns |

Test conditions: $\mathrm{V}_{\mathrm{IH}}=\mathrm{Vref} \_\mathrm{A}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{EXT}}=\mathrm{V} \mathrm{PU}=3.3 \mathrm{~V}, \mathrm{RL}=300 \Omega, \mathrm{~V}_{\mathrm{M}}=0.6 \mathrm{~V}, \mathrm{PRR}=10 \mathrm{MHz}$ (unless otherwise noted, see load circuit)
Translating Up, 1.2V to 1.8 V

| Parameter | From (Input) | To (Output) | $\mathrm{CL}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{CLL}_{\text {l }}=30 \mathrm{pF}$ | $\mathrm{CL}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | A | B | 0.6 | 0.3 | 0.2 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 2.8 | 2.3 | 1.8 | ns |

Translating Up, 0.8 V to 1.8 V

| Parameter | From (Input) | To (Output) | $\mathrm{CL}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{CL}=30 \mathrm{pF}$ | $\mathrm{CLL}_{\text {L }} \mathbf{1 5 p F}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | A | B | 0.6 | 0.3 | 0.2 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 3.7 | 2.9 | 2.1 | ns |

Test conditions: $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\text {ref_A }}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{EXT}}=\mathrm{V}_{\mathrm{PU}}=1.8 \mathrm{~V}, \mathrm{RL}=300 \Omega, \mathrm{~V}_{\mathrm{M}}=0.4 \mathrm{~V}, \mathrm{PRR}=10 \mathrm{MHz}$ (unless otherwise noted, see load circuit)
Translating Up, 0.65 V to 1.8 V

| Parameter | From (Input) | To (Output) | $\mathrm{CL}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{CL}=30 \mathrm{pF}$ | $\mathrm{CL}_{\mathrm{L}}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | A | B | 0.7 | 0.3 | 0.2 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 5.0 | 3.8 | 2.7 | ns |

Translating Up, 0.65 V to 1.5 V

| Parameter | From (Input) | To (Output) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{CL}_{\mathrm{L}}=30 \mathrm{pF}$ | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Typ | Typ |  |
| $\mathrm{t}_{\text {PLH }}$ | A | B | 0.7 | 0.3 | 0.2 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | 5.0 | 3.8 | 2.7 | ns |

Note: $\quad$ 7. All typical values are measured at $T_{A}=+25^{\circ} \mathrm{C}$. Logic levels: $\mathrm{V}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}}$ are typical output voltage levels that occur with the output load. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz} ; \mathrm{ZO}=50 \Omega$. Definitions test circuit: $\mathrm{C}_{\mathrm{L}}=$ Load capacitance including jig and probe capacitance; $R_{L}=$ Load resistance $=300 \Omega ; R p u=$ ext. pullup resistance $=200 \mathrm{k} \Omega$.

## Parameter Measurement Information



Figure 1. Load Circuit and Voltage Waveforms, $R p u=200 \mathrm{k} \Omega, \mathrm{Cen}_{\mathrm{EN}}=0.1 \mu \mathrm{~F}, \mathrm{RL}_{\mathrm{L}}=300 \Omega, \mathrm{CL}_{\mathrm{L}}=15 \mathrm{pF}, 30 \mathrm{pF}, 50 \mathrm{pF}$

LSF0106/0108

## Package Characteristics

| Symbol | Parameter | Package | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ӨJA | Thermal Resistance Junction-to-Ambient | TSSOP-16 | Note 8 | - | 136 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | W-QFN3030-16 (Type CJ) |  | - | 89 | - |  |
|  |  | TSSOP-20 |  | - | 95 | - |  |
|  |  | V-QFN4525-20 |  | - | 59 | - |  |
| $\theta \mathrm{sc}$ | Thermal Resistance Junction-to-Case | TSSOP-16 | Note 8 | - | 57 | - |  |
|  |  | W-QFN3030-16 (Type CJ) |  | - | 26 | - |  |
|  |  | TSSOP-20 |  | - | 22 | - |  |
|  |  | V-QFN4525-20 |  | - | 22 | - |  |

Note: 8. Test condition for each of the 3 package types: device mounted on JEDEC standard PCB per JESD51, with minimum recommended pad layout.

## Ordering Information



| Orderable Part Number | Part Number Suffix | Package Code | Package | Packing (Note 9) |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | TSSOP-16 | 2500 |
| LSF0106T16-13 | -13 | ZH16 | W-QFN3030-16 (Type CJ) | 5000 | 13" Tape and Reel |
| LSF0106ZH16-13 | -13 | T20 | TSSOP-20 | 4000 | $13^{\prime \prime}$ Tape and Reel |
| LSF0108T20-13 | -13 | ZBA20 Reel |  |  |  |
| LSF0108ZBA20-13 | -13 | V-QFN4525-20 | 2500 | 13" Tape and Reel |  |

Notes: 9. The taping orientation is located on our website at https://www.diodes.com/assets/Packaging-Support-Docs/ap02007.pdf
10. For packaging details, go to our website at https://www.diodes.com/design/support/packaging/diodes-packaging/.
11. Pad layout as shown in Diodes Incorporated's package outline PDFs, which can be found on our website at http://www.diodes.com/packageoutlines.html.

## Marking Information

## For LSF0106

(1) TSSOP-16


## Marking Information (continued)

(2) W-QFN3030-16 (Type CJ)

## (Top View)

| - | XX : Identification Code |
| :---: | :---: |
| XX | $\underline{Y}$ : Year : 0 to 9 (ex: $4=2024$ ) |
| $\underline{Y} \underline{W} \underline{X}$ | W : Week : A to Z : week 1 to 26; a to $z$ : week 27 to 52; z represents week 52 and 53 |
|  |  |
|  | X : Intemal Code |


| Orderable Part Number | Package | Identification Code |
| :---: | :---: | :---: |
| LSF0106ZH16-13 | W-QFN3030-16 (Type CJ) | JG |

For LSF0108
(1) TSSOP-20


YY: Year (ex: $24=2024$ )
WW : Week: 01 to 52; 52
represents week 52 and 53
XX : Internal Code

| Orderable Part Number | Package | Identification Code |
| :---: | :---: | :---: |
| LSF0108T20-13 | TSSOP-20 | LSF0108 |

(2) V-QFN4525-20
(Top View)

| $\bullet$ |
| :--- |
| $\underline{X X} \underline{X} \underline{X}$ |



| Orderable Part Number | Package | Identification Code |
| :---: | :---: | :---: |
| LSF0108ZBA20-13 | V-QFN4525-20 | JH |

## Package Outline Dimensions (LSF0106)

Please see http://www.diodes.com/package-outlines.html for the latest version.
TSSOP-16


| TSSOP-16 |  |  |  |
| :---: | :---: | :---: | :---: |
| Dim | Min | Max | Typ |
| A | - | 1.08 | - |
| A1 | 0.05 | 0.15 | - |
| A2 | 0.80 | 0.93 |  |
| b | 0.19 | 0.30 |  |
| c | 0.09 | 0.20 |  |
| D | 4.90 | 5.10 |  |
| E | 6.40 BSC |  |  |
| E1 | 4.30 | 4.50 |  |
| e | 0.65 BSC |  |  |
| L | 0.45 | 0.75 |  |
| L1 | 1.00 REF |  |  |
| L2 | 0.25 BSC |  |  |
| R/R1 | 0.09 | - | - |
| X | - | - | 1.350 |
| Y | - |  | 1.050 |
| $\theta$ | $0^{\circ}$ | $8^{\circ}$ |  |
| 01 | $5^{\circ}$ | $15^{\circ}$ | - |
| $\theta 2$ | $0^{\circ}$ | - | - |
| All Dimensions in mm |  |  |  |

W-QFN3030-16 (Type CJ)


| W-QFN3030-16 (Type CJ) |  |  |  |
| :---: | :---: | :---: | :---: |
| Dim | Min | Max | Typ |
| A | 0.700 | 0.800 | -- |
| A1 | 0.000 | 0.050 | -- |
| A3 | 0.203 REF |  |  |
| b | 0.180 | 0.300 | -- |
| D | 3.00 BSC |  |  |
| D2 | 1.600 | 1.800 | -- |
| E | 3.00 BSC |  |  |
| E2 | 1.600 | 1.800 | -- |
| e | 0.500 TYP |  |  |
| k | 0.200 MIN |  |  |
| L | 0.300 | 0.500 | -- |
| All Dimensions in mm |  |  |  |

## Package Outline Dimensions (LSF0108)

Please see http://www.diodes.com/package-outlines.html for the latest version.


V-QFN4525-20


| V-QFN4525-20 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Dim | Min | Max | Typ |  |
| A | 0.75 | 0.85 | 0.80 |  |
| A1 | 0.00 | 0.05 | 0.02 |  |
| A3 | - | - | 0.15 |  |
| b | 0.18 | 0.30 | 0.23 |  |
| D | 4.45 | 4.55 | 4.50 |  |
| D2 | 2.85 | 3.15 | 3.00 |  |
| E | 2.45 | 2.55 | 2.50 |  |
| E2 | 0.85 | 1.15 | 1.00 |  |
| e | 0.50 BSC |  |  |  |
| L | 0.30 | 0.50 | 0.40 |  |
| Z | - | - | 0.385 |  |
| Z1 | - | - | 0.885 |  |
| All Dimensions in $\mathbf{~ m m}$ |  |  |  |  |

## Suggested Pad Layout (LSF0106)

Please see http://www.diodes.com/package-outlines.html for the latest version.

## TSSOP-16



| Dimensions | Value <br> (in mm) |
| :---: | :---: |
| $\mathbf{C}$ | 0.650 |
| $\mathbf{X}$ | 0.350 |
| $\mathbf{X 1}$ | 4.900 |
| $\mathbf{Y}$ | 1.400 |
| Y1 | 6.800 |

W-QFN3030-16 (Type CJ)


| Dimensions | Value (in mm) |
| :---: | :---: |
| $\mathbf{C}$ | 0.500 |
| $\mathbf{X}$ | 0.350 |
| $\mathbf{X 1}$ | 0.570 |
| $\mathbf{X 2}$ | 1.800 |
| $\mathbf{X 3}$ | 3.300 |
| $\mathbf{Y}$ | 0.570 |
| $\mathbf{Y 1}$ | 1.800 |
| $\mathbf{Y 2}$ | 3.300 |

## Suggested Pad Layout (LSF0108)

Please see http://www.diodes.com/package-outlines.html for the latest version.
TSSOP-20


| Dimensions | Value <br> (in mm) |
| :---: | :---: |
| $\mathbf{C}$ | 0.650 |
| $\mathbf{X}$ | 0.420 |
| $\mathbf{X 1}$ | 6.270 |
| $\mathbf{Y}$ | 1.780 |
| $\mathbf{Y 1}$ | 4.160 |
| $\mathbf{Y 2}$ | 7.720 |

V-QFN4525-20


| Dimensions | Value <br> (in mm) |
| :---: | :---: |
| $\mathbf{C}$ | 0.500 |
| $\mathbf{X}$ | 0.330 |
| $\mathbf{X 1}$ | 0.600 |
| $\mathbf{X 2}$ | 3.200 |
| $\mathbf{X 3}$ | 3.830 |
| $\mathbf{X 4}$ | 4.800 |
| $\mathbf{Y}$ | 0.600 |
| $\mathbf{Y 1}$ | 1.200 |
| $\mathbf{Y 2}$ | 0.830 |
| $\mathbf{Y 3}$ | 2.800 |

## Mechanical Data

- Moisture Sensitivity: Level 1 per J-STD-020
- Terminals: Finish - Matte Tin Plated Leads, Solderable per MIL-STD-202, Method 208 e3
- Max Soldering Temperature $+260^{\circ} \mathrm{C}$ for 30 secs as per JEDEC J-STD-020
- Weight:
- TSSOP-16: 0.054811 grams (Approximate)
- W-QFN3030-16 (Type CJ): 0.035 grams (Approximate)
- TSSOP-20: 0.071 grams (Approximate)
- V-QFN4525-20: 0.024 grams (Approximate)


## IMPORTANT NOTICE

1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functionalsafety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications
3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document
5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel
6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/important-notice

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries.
All other trademarks are the property of their respective owners.
© 2024 Diodes Incorporated. All Rights Reserved.
www.diodes.com

