



**QUASI-RESONANT PWM SWITCHER** 

## Description

The DIODES<sup>™</sup> AP39303 is a highly integrated power switcher with a built-in Quasi-Resonant (QR) PWM controller and a 700V high performance power MOSFET. The AP39303 is specially designed for offline power supply that requires ultra-low standby power, high-power density and comprehensive protection. Coordinating with secondary side USBPD or quick charger controller to provide a Flyback charger solution.

At no load or light load, the IC will enter the burst mode to minimize standby power consumption. The minimum switching frequency (typical: 24kHz) is set to avoid the audible noise. When the load increases, the IC will enter QR mode with frequency foldback to improve system efficiency and EMI performance. The maximum switching frequency (typical: 120kHz) is set to clamp the QR frequency to reduce switching power loss. Furthermore, frequency dithering function is built in to reduce EMI emission. the

The AP39303 provides an inner high-voltage start-up function through HV pin which can reduce the standby loss. Moreover, The AP39303 integrates a VCC LDO circuitry, allowing the LDO to regulate the wide range  $V_{CC\_IN}$  to an acceptable value. This makes the AP39303 to be a good choice in wide range output voltage application.

Internal piecewise linear line compensation ensures constant output power limit over entire universal line voltage range.

Comprehensive protection features are included, such as brown out protection, cycle-by-cycle current limit, VCC Over Voltage Protection (VOVP), Secondary-side Output OVP (SOVP) and UVP (SUVP), internal OTP, Over Load Protection (OLP) and pins' fault protection.

Combined with Diodes Incorporated's synchronous controller APR347, AP39303 system can achieve the higher power conversion efficiency and the better thermal performance.

## Features

- Quasi-Resonant Operation under all Line and Load Condition
- Peak Current Mode Control @ DCM
- High-Voltage Startup
- Built-In 700V High Performance Power MOSFET Embedded VCC LDO to Guarantee Wide Range Vcc\_IN Voltage
- Low VCC Charge Current Reduces Standby Power in Output Short Situation
- Adaptive Burst Mode Operation with Output Voltage
- Adaptive Output Power Limit with Output Voltage
- Non-Audible-Noise Quasi-Resonant Control
- Soft Start during Startup Process
- Frequency Fold Back for High Average Efficiency
- Secondary Winding Short Protection with FOCP
- Frequency Dithering for Reducing EMI
- Vcc Maintain Mode
- Useful Pin Fault Protection: SENSE Pin Floating
- FB/Opto-Coupler Open/Short Comprehensive System Protection Feature: Programmable External OTP Over Load Protection (OLP) Brown In/Out Protection Secondary Side OVP (SOVP) and UVP (SUVP)
- HSOP-16 (Type SM) Package
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/guality/product-definitions/

1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant. Notes:

- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.

#### July 2022 © 2022 Copyright Diodes Incorporated. All Rights Reserved.

# **Pin Assignments**



## Applications

- Switching AC-DC adapters/chargers
- ATX/BTX auxiliary powers
- Set-Top Box (STB) power supplies
- Open frame switching power supplies



# **Typical Applications Circuit**



# **Pin Descriptions**

| Pin Number | Pin Name | Function                                                                         |
|------------|----------|----------------------------------------------------------------------------------|
| 1 to 5     | D        | The Drain of Internal Power MOSFET                                               |
| 6          | NC       | Suspended                                                                        |
| 8          | Н٧       | High Voltage Input. Sense Line Voltage and Provide Startup Current to Vcc        |
| 9          | CTRL     | Programmable External Protection                                                 |
| 10         | FB       | Feedback. Directly Connected to the Opto-Coupler                                 |
| 11         | VCC      | Supply Voltage of Driver and Control Circuits                                    |
| 12         | DEM      | Valley Detection for QR Control. Sample VOUT to Realize SOVP and SUVP Protection |
| 13         | VCC_IN   | Wide Range Input Supply Voltage to Produce Vcc                                   |
| 14         | SENSE    | Sense the Primary Current                                                        |
| 15         | GND      | Signal Ground                                                                    |
| 16         | S        | The Source of Internal Power MOSFET                                              |



# **Functional Block Diagram**





## Absolute Maximum Ratings (Note 4)

| Symbol Parameter         |                                                          | Rating      | Unit |
|--------------------------|----------------------------------------------------------|-------------|------|
| V <sub>HV</sub>          | HV Pin Input Voltage                                     | 700         | V    |
| VD                       | Drain Pin Input Voltage                                  | 700         | V    |
| Vcc_in                   | LDO Supply Voltage                                       | 120         | V    |
| V <sub>CC</sub>          | Power Supply Voltage                                     | 34          | V    |
| lo                       | Gate Output Current                                      | 350         | mA   |
| VFB, VSENSE, VCTRL, VDEM | Input Voltage to FB, SENSE, CTRL, DEM                    | -0.3 to 7   | V    |
| θ」Α                      | Thermal Resistance (Junction to Ambient) (Note 5)        | 77          | °C/W |
| PD                       | Power Dissipation at $T_A < +25^{\circ}C$                | 500         | mW   |
| TJ                       | Operating Junction Temperature                           | -40 to +150 | °C   |
| Тѕтс                     | Storage Temperature Range                                | +150        | °C   |
| 500                      | Human Body Model (Except HV Pin and VCC_IN Pin) (Note 6) | 3,000       | V    |
| ESD                      | Charged Device Model                                     | 600         | V    |

Notes: 4. Stresses greater than those listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings for extended periods can affect device reliability. 5. Test condition: Device mounted on FR-4 substrate PC board, 2oz copper, with 1inch<sup>2</sup> cooling area.

6. HV devices are ESD sensitive (HBM:  $V_{HV} = 500V$ ,  $V_{CC_{-IN}} = 450V$ ).

# **Recommended Operating Conditions**

₹<sup>6</sup>0,

| Symbol Parameter                   | Min | Max | Unit |
|------------------------------------|-----|-----|------|
| Vcc Supply Voltage                 | 10  | 28  | V    |
| T <sub>A</sub> Ambient Temperature | -40 | +85 | °C   |



# **Electrical Characteristics** (@T<sub>A</sub> = -40°C to +85°C, $V_{CC}$ = 18V, unless otherwise specified.)

| Symbol              | Parameter                                                       | Condition                                              | Min  | Тур   | Max  | Unit       |  |
|---------------------|-----------------------------------------------------------------|--------------------------------------------------------|------|-------|------|------------|--|
| Supply Voltage      | (VCC Pin)                                                       |                                                        |      |       |      |            |  |
| Ist                 | Startup Current                                                 | _                                                      |      | 1     | 15   | μA         |  |
| lcc                 | Operating Supply Current                                        | V <sub>FB</sub> = 4V, C <sub>L</sub> = 0nF (Note 8)    | 1.2  | 1.6   | 2.2  | <b>m</b> A |  |
| ICC-FAULT           | Operating Current If Fault Occurs                               | V <sub>FB</sub> = 4V, V <sub>SENSE</sub> = 0V (Note 8) | 0.25 | 0.4   | 0.55 | mA         |  |
| Vst                 | Startup Voltage                                                 | —                                                      | 14.3 | 15.8  | 16.3 | V          |  |
| VM                  | Vcc Maintain                                                    | —                                                      | —    | 7.3   | -    | V          |  |
| Vuvlo               | Shutdown Voltage                                                | —                                                      | 6.1  | 6.7   | 7.1  | V          |  |
| VCC-OVP             | Vcc OVP                                                         | —                                                      | 32   | 33    | 34   | V          |  |
| PWM Section/C       | Discillator Section                                             | ·                                                      |      |       |      |            |  |
| fosc-max            | Maximum Clamp Frequency                                         | (Note 8)                                               | _    | 120   | . —  | kHz        |  |
| fosc-min            | Minimum Clamp Frequency                                         | (Note 8)                                               | 20   | 24    | 28   | kHz        |  |
| fosc-jitter         | Valley Blanking Time Dithering                                  | (Note 8)                                               |      | ±12   |      | %          |  |
| <b>t</b> DITHER     | Frequency Dithering Period                                      | _                                                      |      | 4     | _    | ms         |  |
|                     | Section (SENSE Pin)                                             |                                                        |      |       |      |            |  |
| VSENSE-MAX          | Current Limit Threshold Voltage                                 | IDEM_SOURCE = 200µA                                    | 0.89 | 0.96  | 1.04 | V          |  |
| VTH-FOCP            | FOCP Voltage                                                    | -                                                      |      | 1.25  | _    | V          |  |
| <b>t</b> DELAY-FOCP | FOCP Debounce Time (Note 9)                                     | -                                                      |      | 7     | _    | Cycles     |  |
| tleв                | Leading Edge Blanking Time                                      | -                                                      | 150  | 250   | 350  | ns         |  |
| VTH-SSCP            | SSCP Voltage                                                    |                                                        | -    | 100   | _    | mV         |  |
| tsoft-st            | Soft-Start Time                                                 |                                                        | 3    | 4     | 8    | ms         |  |
| tDELAY-SENSE        | Sense Propagation Delay (Note 7)                                | -                                                      | _    | 100   | —    | ns         |  |
| Feedback Input      | t Section (FB Pin)                                              |                                                        |      |       |      |            |  |
| KFB-SENSE           | The Ratio of Input Voltage to Current<br>Sense Voltage (Note 7) | -                                                      | _    | 4     |      | V/V        |  |
| R <sub>FB</sub>     | Input Impedance                                                 | -                                                      | 20   | 30    | 40   | kΩ         |  |
| IFB-SOURCE          | Source Current                                                  | VFB = 0V                                               | 0.1  | 0.2   | 0.3  | mA         |  |
| Gqr                 | QR Mode Frequency Modulation Slope Versus VFB (Note 7)          | X                                                      | _    | 94    | _    | kHz/V      |  |
|                     |                                                                 | Vdem<0.75V                                             | —    | 0.66  | —    | V          |  |
| VBURST              | Threshold for Entering Burst Mode                               | 0.75V <v<sub>DEM&lt;1.45V</v<sub>                      | —    | 0.8   | —    | V          |  |
|                     |                                                                 | V <sub>DEM</sub> >1.45V                                | —    | 0.933 | —    | V          |  |
| ton-max             | Maximum on Time                                                 | (Note 8)                                               | 16   | 18.5  | 21   | μs         |  |
| tdelay-olp          | Delay of Over Load Protection<br>(Note 7)                       | _                                                      | _    | 70    | —    | ms         |  |
| VFB-OLP             | Over Load Protection (Note 7)                                   | _                                                      | _    | 4.2   | _    | V          |  |
| Demagnetizatio      | on Section (DEM Pin)                                            | ·                                                      |      |       |      |            |  |
| VTH-DEM             | De-Magnetization Voltage (Note 7)                               | —                                                      | _    | 50    | _    | mV         |  |
| VCLP-L              | Low Level for Clamping Voltage                                  | IDEM = 200µA (Source Current)                          | -50  | -5    | _    | mV         |  |
| V <sub>CLP-H</sub>  | High Level for Clamping Voltage                                 | IDEM = -1mA (Sink Current)                             | _    | 6     | _    | V          |  |
| VTH-SOVP-L          | SOVP Threshold Voltage for Startup                              | _                                                      | 1.0  | 1.1   | 1.2  | V          |  |
| Vтн-sovp-н          | SOVP Threshold Voltage for Steady<br>State                      | _                                                      | 2.5  | 2.6   | 2.7  | V          |  |
|                     | Sove Debounce Time                                              |                                                        |      | 7     |      | Cycle      |  |

Notes: 7. Guaranteed by design.

B. Data measured in IC test mode.
Cycle-by-Cycle limit delay time contains OCP comparator delay time and driver delay time, Guaranteed by design.



# **Electrical Characteristics** (continued) (@T<sub>A</sub> = -40°C to +85°C, $V_{CC}$ = 18V, unless otherwise specified.)

| Symbol               | Parameter                              | Condition                                                            | Min  | Тур  | Max  | Unit   |
|----------------------|----------------------------------------|----------------------------------------------------------------------|------|------|------|--------|
| Demagnetization Se   | ection (DEM Pin)                       |                                                                      |      |      |      |        |
| VTH-SUVP-L           | SUVP Threshold Voltage for Hiccup      | _                                                                    | _    | 0.5  |      | V      |
| <b>t</b> DEB-SUVP    | SUVP Debounce Time                     | —                                                                    | _    | 7    | _    | Cycle  |
| <b>t</b> BLANK-SUVP  | SUVP Blank Time after Startup          | _                                                                    | 15   | 20   | 25   | ms     |
| <b>t</b> SAMPLE      | Sample Delay Time (Note 7)             | —                                                                    | _    | 2    | _    | μs     |
| LDO Section (VCC     | _IN Pin/VCC Pin )                      |                                                                      | 1    |      |      | 1      |
| Vcc                  | LDO Regulated Voltage                  | Vcc Open, Vcc_IN = 10V                                               | 9.0  | 9.8  | 10   | V      |
| VCC                  | (Power Supply Voltage)                 | Vcc Open, Vcc_IN = 40V                                               | 14   | 15   | 16   | V      |
| Ildo                 | Operating Current                      | Vcc=12V, Vcc_IN = 40V                                                | 6    | 8    | 11   | mA     |
| Protection Section   | (CTRL Pin)                             | 1                                                                    |      |      |      | T      |
| ICTRL-SOURCE         | Source Current                         | —                                                                    | -110 | -100 | -90  | μA     |
| VTH-CTRL-L           | Low Threshold                          | _                                                                    | 0.97 | 1    | 1.03 | V      |
| <b>t</b> CTRL-BLANK  | Blank Time when VCTRL is Low           | -                                                                    |      | 20   | -    | ms     |
| VTH-CTRL-H           | High Threshold Voltage                 | -                                                                    | 2.9  | 3    | 3.1  | V      |
| VCTRL-CLP            | Clamp Voltage (Note 11)                | I <sub>CTRL</sub> = -2mA                                             | —    | 4.5  | —    | V      |
| tDELAY-HICC          | Delay of Hiccup Protection<br>(Note 7) | SUVP, SOVP, Line OVP,<br>VCC OVP, FOCP, SSCP,<br>CTRL Pin Protection | -    | 7    | _    | Cycles |
| HV Section (HV Pin   | )                                      |                                                                      |      |      |      |        |
| ICHARGE-L            |                                        | Vcc = 0V, VHV = 100V                                                 |      | 0.23 | _    | mA     |
| ICHARGE-H            | Charge Current                         | Vcc = 6V, V <sub>HV</sub> = 100V                                     | -    | 2    | _    | mA     |
| ICHARGE-FAULT        | Charge Current if Fault Occurs         | Vcc = 6V, VHv = 100V                                                 | _    | 65   | _    | μA     |
| VBR-IN               | Brown In Voltage                       |                                                                      | 100  | 105  | 110  | V      |
| Vbr-out              | Brown Out Voltage                      |                                                                      | 92   | 97   | 102  | V      |
| t <sub>BR-IN</sub>   | Delay of Brown In (Note 7)             | -                                                                    | _    | 100  |      | μs     |
| t <sub>BR-OUT</sub>  | Delay of Brown Out (Note 7)            |                                                                      | _    | 50   | _    | ms     |
| VLOVP                | Line OVP (Note 7)                      | -                                                                    | _    | 630  | _    | V      |
| VHV                  | HV Pin Input Voltage (Note 10)         | -                                                                    |      | _    | 700  | V      |
| Internal OTP Sectio  | n                                      |                                                                      |      |      |      |        |
| OTP                  | OTP Threshold (Note 7)                 | _                                                                    | _    | +150 |      | °C     |
| Thys                 | OTP Recovery Hysteresis (Note 7)       | -                                                                    | —    | +125 | —    | °C     |
| tDEB-OTP             | OTP Debounce Time                      | _                                                                    | _    | 7    |      | Cycle  |
| Power MOSFET See     | ction                                  |                                                                      |      |      |      |        |
| V <sub>(BR)DSS</sub> | Drain-Source Breakdown Voltage         | —                                                                    | 700  | _    |      | V      |
| R <sub>DS(ON)</sub>  | Drain-Source On State Resistance       | -                                                                    | _    | 1.26 | 2    | Ω      |

Notes:

Guaranteed by design.
Data measured in IC test mode.
Cycle-by-Cycle limit delay time contains OCP comparator delay time and driver delay time, Guaranteed by design.
The drain-source voltage is 80% of VDS in the aging condition.
The sourcing current of CTRL pin must be limited below 5mA. Otherwise it may cause permanent damage to the device.



# **Performance Characteristics**









# **Operation Description**

## Quasi-Resonant (QR) Mode

Quasi-Resonant operation is regarded as a soft switching technology which always turns on the primary MOSFET at the valley status of Drain-to-Source voltage (V<sub>DS</sub>). Compared to traditional hard switching, QR switching-on can reduce the switching power loss of MOSFET and achieve good EMI behavior without any additional BOM cost.



#### Figure 1

Figure 1 shows the primary MOSFET V<sub>DS</sub> waveform. When the secondary-side current flows to zero, the primary inductance L<sub>M</sub> and the effective MOSFET output capacitor  $C_{OSS}$  would be resonant. The valley is detected by DEM pin through a pair of voltage divider. At primary MOSFET turning off time, once the voltage on DEM pin is detected below 50mV, one "valley status" is counted. To prevent the false trigger of the V<sub>DS</sub> ring caused by leakage inductance, the valley detection function is blanked within the t<sub>SAMPLE</sub> (2µs, refer to Figure 6) when primary MOSFET turns off.

Each "valley status" of MOSFET V<sub>DS</sub> will be detected and counted by DEM pin. According to the frequency control strategy of AP39303, one proper "valley status" will be selected to turn on the MOSFET.

## **Frequency Modulation Strategy**

The AP39303 operates with QR mode, green mode and burst mode to achieve the high efficiency performance.

In general, the AP39303 power system operates with first "valley status" under low line and full load condition, in which the maximum primary peak current and transformer flux density occur. The power system designer is required to choose transformer size and switching frequency according to this worst case condition.

With output load decreasing from full load in the first "valley status", the switching frequency of AP39303 increases correspondingly. In order to avoid performance degrading at very high switching frequency operation, there is a fixed 120kHz maximum frequency limitation in AP39303. Since too high switching frequency will lead to the worse performance, the 120kHz frequency limitation is not preferred to reach in system design. Actually AP39303 has built-in reference in FB pin voltage to adjust "valley status" for green mode operation, as shown in Figure 2. When FB pin voltage decreases to a modulating reference, the first "valley status" is forced to shift to other available "valley status".

The AP39303 has the minimum switching frequency limit of 24kHz to avoid audible noise issue. When the switching frequency decrease to 24kHz with output load decreasing, the switching frequency will keep at 24kHz. When FB pin voltage is lower than V<sub>BURST</sub>, the power system enters burst mode to reduce the power dissipation under very light load condition.





## **Active Frequency Dithering**

To improve the EMI performance, the AP39303 integrates an active frequency dithering function. A consecutive frequency-dithering signal is injected to the SENSE pin after Leading-Edge Blanking (LEB) time. As shown in Figure 3, the frequency-dithering signal is repeating over and over again with a period of 4ms and amplitude of +/-Vs\_JITTER. With the injection of frequency-dithering signal on SENSE pin, the switching frequency will have a periodical excursion to improve the EMI performance.



### **Current Mode PWM Control**

The AP39303 operates as a current mode controller; the output switch is turned on by every oscillator cycle and turned off when the primary peak current reaches the threshold level established by the FB pin. The primary current signal is converted to a voltage signal on current sense resistor Rs. The relation between primary peak current ( $I_{PK}$ ) and  $V_{FB}$  is:

$$I_{PK} = V_{FB} / 4R_s$$



#### **Constant Over Current Protection**

Cycle-by-cycle current limit is a popular method to achieve output over current protection. Actually, the turn-off delay of the MOSFET and the higher switching frequency always result in the higher OCP current at high line voltage. To obtain a constant OCP current value with universal input voltage, AP39303 adopts an effective line compensation circuitry. The function block is illustrated in Figure 4. The current  $I_{DEM}$  which reflects line voltage is scaled down and inversed to  $I_{L_OPP}$  within AP39303, this  $I_{L_OPP}$  flows through the inner compensation resistor  $R_{OPP}$  and an external filtering resistor  $R_F$ , and then the final line compensation voltage is formed as:

$$V_{S} + \frac{Vindc * Naux}{Np * Rdem * 21} * (R_{OPP} + R_{F}) = V_{REF1}$$

Where  $V_{\text{S}}$  is the sense voltage of  $R_{\text{S}}$ 

As above formula indicates, changing the compensation voltage at different line voltage is a good way to balance the OCP current. In a real system, usually keep the  $R_{DEM}$  value fixed (220k $\Omega$  is recommended). To change the line compensation voltage, a good solution is to change RF. Whenever the RF is changed, adjust the CF at the same time to offer an enough RC time to filter the spike on SENSE pin.



#### HV Start-Up Circuit

A built-in HV startup circuit in AP39303 can help to simplify the power system design for ultra-low standby application. For AP39303, there are two HV Start-Up charging current: the 1cHarge-L when Vcc is lower than 3V and the IcHarge-H when the Vcc voltage rises above 3V, which can prevent the IC from overheat when Vcc short-to-GND fault happens. The HV startup circuit will stop working and have no additional power dissipation when Vcc voltage reaches the Vst, then the AP39303 starts working and will supply energy to Vcc from auxiliary winding.

However, the charging process described above is only for the normal system startup condition. Once some system faults occur and the protection process is triggered, AP39303 will shut down and  $V_{CC}$  voltage will begin to decrease. The HV startup circuit starts working again when  $V_{CC}$  voltage decreases below  $V_{CC-UVLO}$ , and charges the  $V_{CC}$  capacitor with current of I<sub>CHARGE-FAULT</sub>. This special design can reduce the input power dissipation when system fault happens, especially for output short condition. The HV Start-Up circuit working process is illustrated in Figure 5.





#### Built-In Vcc LDO

The AP39303 integrates a Vcc LDO circuitry, the LDO regulates the wide range Vcc\_IN which is rectified from auxiliary winding to an acceptable value. It makes the AP39303 a good choice in wide range output voltage application.

#### **Brown In/Out Protection**

To avoid potential high-current stress at low line voltage, the AP39303 introduces a reliable brownout protection. The AC line voltage is detected through HV pin, a pair of high-voltage diodes are connected to the AC line which will rectify the AC input voltage to a double-frequency positive voltage referring to GND, a 20kΩ resistor is recommended to be added to improve the surge immunity. When the voltage across HV pin is higher than V<sub>BR-IN</sub> for about 100µs of t<sub>BR-IN</sub> and V<sub>CC</sub> reaches V<sub>ST</sub>, the system starts to work. If the HV pin voltage falls below V<sub>BR-OUT</sub> and lasts for 50ms of t<sub>BR-OUT</sub>, the system will shut down until the line voltage rises over its brown-in voltage again.

#### SOVP/SUVP Protection

The AP39303 provides output OVP and UVP protection function. The auxiliary winding voltage during secondary rectifier conducting period reflects the output voltage. A voltage divide network is connected to the auxiliary winding and DEM pin, the DEM pin will detect the equivalent output voltage with a delay of tSAMPLE from the falling edge of GATE driver signal, as shown in Figure 6. The detected voltage will be compared to the SOVP and SUVP threshold voltage VTH-SOVP and VTH-SUVP. If the SOVP or SUVP threshold is reached continuously by 7 switching cycles, the SOVP or SUVP protection will be triggered, the AP39303 will shut down and the system will restart when the Vcc voltage falls below the UVLO voltage.

To prevent from false-trigger of SUVP during start up process, a blank time of tBLANK-SUVP is set during which the SUVP protection function is ignored.



Figure 6



#### **Externally Triggered Protection**

The AP39303 reserves flexible protection mode for power design. The CTRL pin can achieve external programmable protection. A high threshold of  $V_{TH-CTRL-H}$  is set for any over voltage protection, if the CTRL pin voltage is higher than the threshold for 7 switching cycles, the CTRL-High protection will be triggered. A low threshold of  $V_{TH-CTRL-L}$  is usually used for external over temperature protection. To realize the external OTP, a proper NTC should be connected from the CTRL pin to the ground. An inner current of 100µA flows through the NTC from the CTRL pin. If the CTRL pin voltage is lower than the  $V_{TH-CTRL-L}$  for 32ms duration at least, the CTRL-Low protection will be triggered. Whenever the protection is triggered, the system will stop the output drive signal and will restart after the  $V_{CC}$  voltage falling below the UVLO voltage.

### System Protection

### LOVP, FOCP, SSCP, VCC OVP, OTP

The AP39303 provides versatile protection to ensure the reliability of the power system. LOVP achieves line voltage overvoltage protection, if the detected AC line voltage is higher than VLOVP for 7 switching cycles, the LOVP protection will be triggered. FOCP protection is an ultra-fast short-current protection which is helpful to avoid catastrophic damage of the system when the secondary rectifier is short. The primary peak current will be monitored by SENSE pin through a primary sense resistor, whenever the sampled voltage reaches the threshold of VTH-FOCP for 7 switching cycles continuously, the FOCP protection will be activated to shut down the switching pulse. SSCP might be triggered at ultra-low DC bus voltage condition or other failure condition that short the SENSE pin to ground. The SSCP module senses the voltage across the primary sense resistor with a delay of 3µs after the rising edge of primary GATE signal, this sensed signal is compared with VTH-SSCP. If it is lower than VTH-SSCP for 7 switching cycles, the SSCP protection will be triggered and the drive signal will be disabled. All these protections described above will restart the system when the Vcc voltage falls below UVLO. Although the external OTP can be easily implemented through CTRL pin, the AP39303 still reserves the inner OTP with a hysteresis for any necessary use.

#### Vcc Maintain Mode

During light-load or transient-load condition, V<sub>FB</sub> will drop and be lower than V<sub>BURST</sub>, thus the PWM drive signal will be stopped, and there is no energy for transferring to the output. Therefore, the IC V<sub>CC</sub> supply voltage may decrease to the UVLO threshold voltage and system may enter the unexpected restart mode. To avoid this, the AP39303 holds a so-called V<sub>CC</sub> maintain mode which can supply energy to V<sub>CC</sub>.

When V<sub>CC</sub> decreases to a setting threshold as V<sub>M</sub>, the V<sub>CC</sub> maintain mode will be awaked and a charging current of I<sub>CHARGE-H</sub> will flow to the V<sub>CC</sub> pin. With V<sub>CC</sub> maintain mode, the V<sub>CC</sub> is not easy to touch the shutdown threshold during the startup process and transient load condition. This will also simplify the system design. The minimum V<sub>CC</sub> voltage is suggested to be designed a little higher than V<sub>CC</sub> maintain threshold thus can achieve the best balance between the power loss and step load performance.

### Leading-Edge Blanking Time

A narrow spike on the leading edge of the current waveform can usually be observed when the power MOSFET is turned on. A 250ns leadingedge blank is built-in to prevent the false-trigger caused by the turn-on spike. During this period, the current limit comparator and the PWM comparator are disabled and the gate driver cannot be switched off.

At the time of turning-off the MOSFET, a negative undershoot (maybe larger than -0.3V) can occur on the SENSE pin. So it is strongly recommended to add a small RC filter or at least connect a resistor "R" on this pin to protect the IC (Shown as Figure 7).



Figure 7



# **Ordering Information**





## Package Outline Dimensions (All dimensions in mm)

Please see http://www.diodes.com/package-outlines.html for the latest version.

(1) Package Type: HSOP-16 (Type SM)



## **Mechanical Data**

- Moisture Sensitivity: MSL Level 3 per JESD22-A113
- Terminals: Finish Matte Tin Plated Leads, Solderable per JESD22-B102 (3)
- Weight: 0.168 grams (Approximate)





### IMPORTANT NOTICE

1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (<u>https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/</u>) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

9. This Notice may be periodically updated with the most recent version available at <a href="https://www.diodes.com/about/company/terms-and-conditions/important-notice">https://www.diodes.com/about/company/terms-and-conditions/important-notice</a>

DIODES is a trademark of Diodes Incorporated in the United States and other countries. The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. © 2022 Diodes Incorporated. All Rights Reserved.

www.diodes.com