# 3.8V TO 40V INPUT AUTOMOTIVE GRADE 2A LOW IQ SYNCHRONOUS BUCK CONVERTER ### **Description** The AP64203Q is an adjustable switching frequency, internally compensated, synchronous DC-DC buck converter with a default internal frequency of 500kHz. The device fully integrates a $185 m\Omega$ high-side power MOSFET and an $80 m\Omega$ low-side power MOSFET to provide highly efficient step-down DC-DC conversion. The AP64203Q enables continuous load current of up to 2A with as high as 95% efficiency. The device features current mode control operation, enabling easy loop stabilization, and supports a wide range of output capacitive loads. With its high level of integration and minimal need for external components, the AP64203Q simplifies board layout and reduces space requirements. This makes it ideal for distributed power architectures. The AP64203Q is available in the standard Green U-QFN4040-16/SWP (Type UXB) package. ### **Features** - Qualified for Automotive Applications - AEC-Q100 Qualified with the Following Results - Device Temperature Grade 1: -40°C to +125°C T<sub>A</sub> - Device HBM ESD Classification Level H1C - Device CDM ESD Classification Level C3B - V<sub>IN</sub> 3.8V to 40V - 2A Continuous Output Current - V<sub>OUT</sub> Adjustable from 0.8V to 36V - Enhanced Efficiency Mode with Bias - Adjustable Switching Frequency. 500kHz Default Frequency - Startup with Pre-Biased Output - External Soft-Start with Tracking Sequential, Ratiometric, or Absolute. Default Internal Soft-Start of 1.7ms - Enable Pin with 5% Tolerance - Soft Discharge - ±5% Power Good Detection with Internal Pullup Resistor - Overcurrent Protection (OCP) with Hiccup - Thermal Protection - Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2) - Halogen and Antimony Free. "Green" Device (Note 3) - The AP64203Q is suitable for automotive applications requiring specific change control; this part is AEC-Q100 qualified, PPAP capable, and manufactured in IATF 16949 certified facilities. https://www.diodes.com/quality/product-definitions/ ### **Pin Assignments** # **Applications** - General-purpose point-of-load DC-DC power conversion - Automotive infotainment - Telecommunication systems - Distributed power systems - Home audio devices - Consumer electronics - Network systems - FPGA, DSP, and ASIC supplies - Green electronics Notes: - 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant. - 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free - 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds. # **Typical Applications Circuit** **Figure 1. Typical Application Circuit** Figure 2. PFM Efficiency vs. Output Current, f<sub>SW</sub> = 500kHz Figure 3. PWM Efficiency vs. Output Current, fsw = 500kHz # **Pin Descriptions** | Pin Name | Pin Number | Function | |----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIAS | 1 | The internal regulator will draw current from BIAS instead of VIN when BIAS is tied to a voltage higher than 4.4V. For output voltages of 5V to 15V this pin can be tied to V <sub>OUT</sub> . If this pin is tied to a supply other than V <sub>OUT</sub> use a 1µF local bypass capacitor on this pin. If no supply is available, this pin should be tied to PGND. | | VCC | 2 | Internal power supply output pin to connect an additional capacitor. Connect a 1µF (typical) capacitor as close as possible to the VCC and PGND. This pin is not active when EN is low. | | VIN | 3, 4 | Power Input. VIN supplies the power to the IC, as well as the step-down converter switches. Drive VIN with a 3.8V to 40V power source. Bypass VIN to GND with a suitably large capacitor to eliminate noise on the input to the IC. See <i>Input Capacitor</i> . | | BST | 5 | High-Side Gate Drive Boost Input. BST supplies the drive for the high-side n-channel MOSFET with a 0.1μF or greater capacitor from SW to BST to power the high-side switch. | | SW | 6, 7 | Power Switching Output. SW is the switching node that supplies power to the output. Connect the output LC filter from SW to the output load. Note that a capacitor is required from SW to BST to power the high-side switch. | | PGND | 8, 9 | Power Ground. Connect PGND plane and EXPOSED PAD with as many via for thermal and efficiency performance. | | EN | 10 | Enable Input. EN is a digital input that turns the regulator on or off. Drive EN high to turn on the regulator and low to turn it off. Connect directly to VIN for automatic startup. | | FS | 11 | This pin sets the oscillator switching frequency using a resistor, R <sub>FS</sub> , from FS pin to GND. The frequency of operation can be programmed from 300kHz to 2.5MHz. Connect FS to VCC or HIGH for a default frequency of 500kHz. | | MSYNC | 12 | Connect MSYNC to VCC or HIGH for forced PWM. Connect MSYNC to GND for PFM operation. Apply an external clock source for synchronization with positive edge trigger and PWM. | | PG | 13 | Open-drain power-good output that is pulled to GND when the output voltage is out of its regulation limits or during soft-start interval. There is an internal $5M\Omega$ pullup resistor. | | SS/TR | 14 | Soft-start pin for the regulator. The SS/TR pin controls the soft-start and sequence of the output. A single capacitor from SS/TR to GND determines the output ramp rate. See the <i>Enable, Soft-Start, Tracking, Sequencing, and Disable</i> section for more application detail about soft-start, output tracking, and sequencing. If SS is tied to VCC, then an internal soft-start of 1.7ms will be used. | | FB | 15 | Feedback Input. FB senses the output voltage and regulates it. Drive FB with a resistive divider connected to it from the output voltage to this pin. The feedback regulation voltage is 0.8V. See Setting the Output Voltage. | | GND | 16 | Analog ground that is used for the controller. Single point connection to the EPAD. | | EPAD | Thermal PAD | Heat dissipation path of the die. The exposed thermal pad must be electrically connected to GND and must be connected to the ground plane of the PCB for proper operation and optimized thermal performance. | # **Functional Block Diagram** Figure 4. Functional Block Diagram # Absolute Maximum Ratings (@ TA = +25°C, unless otherwise specified.) (Note 4) | Symbol | Parameter | Rating | Unit | | | |-----------------------------|--------------------------|----------------------------------------------|------|--|--| | V <sub>IN</sub> | Supply Voltage | -0.3 to +72 | V | | | | Vsw | Switch Node Voltage | -1.0 to V <sub>IN</sub> +0.3 (DC) | V | | | | Vsw | Switch Node Voltage | -2.5 to V <sub>IN</sub> +2 (ns) | V | | | | Ven | Enable/UVLO Voltage | -0.3V to +72 | V | | | | V <sub>BST</sub> | Bootstrap Voltage | V <sub>SW</sub> -0.3 to V <sub>SW</sub> +6.0 | V | | | | VBIAS | Bias Voltage | -0.3 to +18 | V | | | | Vcc | VCC Voltage | -0.3V to +6.0 | V | | | | V <sub>FB</sub> | Feedback Voltage | -0.3V to +6.0 | V | | | | V <sub>FS</sub> | Frequency Adjust | -0.3V to +6.0 | V | | | | V <sub>P</sub> G | Power Good Voltage | -0.3V to +6.0 | V | | | | Vss/tr | Soft-Start/Tracking | -0.3V to +6.0 | V | | | | V <sub>MSYNC</sub> | Synchronization and MODE | -0.3V to +6.0 | V | | | | T <sub>ST</sub> | Storage Temperature | -65 to +150 | °C | | | | TJ | Junction Temperature | +150 | °C | | | | TL | Lead Temperature | +300 | °C | | | | ESD Susceptibility (Note 5) | | | | | | | HBM | Human Body Model | ±2500 | V | | | | CDM | Charged Device Model | ±1500 | V | | | Notes: - 4. Stresses greater than those listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings for extended periods can affect device reliability. - 5. Semiconductor devices are ESD sensitive and may be damaged by exposure to ESD events. Suitable ESD precautions should be taken when handling and transporting these devices. # **Thermal Resistance** | Symbol | Parameter | JEDEC (Note 6) | EVM (Note 7) | Unit | |---------------|---------------------|----------------|--------------|------| | $\theta_{JA}$ | Junction to Ambient | 46 | 30 | °C/W | | θυς | Junction to Case | 5 | 5 | °C/W | Notes: - 6. Device mounted on FR-4 substrate, 1" sq. PC board, 2oz copper, with minimum recommended pad layout. - 7. Device mounted on Diodes evaluation board. See user guide for more detail. # Recommended Operating Conditions (@TA = +25°C, unless otherwise specified.) (Note 8) | Symbol | Parameter | Min | Max | Unit | |-------------------|--------------------------------------|-----|------|------| | Vin | Supply Voltage | 3.8 | 40 | V | | V <sub>BIAS</sub> | Supply Voltage | 3.8 | 15 | V | | TA | Operating Ambient Temperature Range | -40 | +125 | °C | | TJ | Operating Junction Temperature Range | -40 | +150 | °C | Note: 8. The device function is not guaranteed outside of the recommended operating conditions. **Electrical Characteristics** ( $T_A = +25^{\circ}C$ , $V_{IN} = 12V$ , unless otherwise specified. Min/Max limits apply across the recommended junction temperature range, $-40^{\circ}C$ to $+150^{\circ}C$ , unless otherwise specified.) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------------|--------------------------------------|-------------------------------------------------|------|-------|-------|------| | 11//1.0 | VCC Undervoltage Lockout Threshold | - | _ | 3.5 | 3.75 | V | | UVLO | Hysteresis | _ | _ | 50 | _ | mV | | I <sub>SHDN</sub> | Shutdown Supply Current | V <sub>EN</sub> = 0V, V <sub>IN</sub> = 40V | _ | 1.5 | 6.0 | μΑ | | lq | Supply Current (Quiescent) | V <sub>EN</sub> = 2.0V, V <sub>FB</sub> = 0.85V | _ | 40 | 70 | μA | | VCC | Internal 5V Supply | V <sub>IN</sub> = 6V to 40V | 4.4 | 4.8 | 5.3 | V | | Ivcc | VCC Output Current Limit | _ | _ | 40 | 80 | mA | | \/na | Rising Edge Bias Switchover Voltage | | _ | 4.5 | 4.7 | V | | VBIAS | Falling Edge Bias Switchover Voltage | | 4.05 | 4.25 | _ | V | | RDS(ON)1 | High-Side Switch On-Resistance | | _ | 185 | 330 | mΩ | | R <sub>DS(ON)2</sub> | Low-Side Switch On-Resistance | _ | — | 80 | 145 | mΩ | | Rdischarge | SW Soft Discharge On-Resistance | | _ | 10 | _ | kΩ | | li na- | HS Peak Current Limit | V <sub>IN</sub> > 4.5V | 2.7 | 3.2 | 3.7 | Α | | ILIMIT | HS Feak Current Limit | V <sub>IN</sub> < 4.5V | _ | 2.1 | _ | Α | | I <sub>PFMPK</sub> | PFM Peak Current Limit | _ | 0.73 | 0.9 | 1.07 | Α | | Izc | Zero Cross Current Threshold | _ | _ | 0 | _ | Α | | ILIMIT_NEG | LS Valley Current Limit | | -2.1 | -1.65 | -1.20 | Α | | Isw_lkg | Switch Leakage Current | $V_{EN} = 0V$ , $V_{SW} = 0V$ , $V_{IN} = 40V$ | _ | _ | 1 | μA | | | | FS = VCC | 440 | 500 | 560 | kHz | | fsw | Oscillator Frequency | $R_{FS} = 850k\Omega$ | 240 | 300 | 360 | kHz | | | | $R_{FS} = 62k\Omega$ | 2200 | 2500 | 2800 | kHz | | MSYNC | Synchronization Range | _ | 300 | _ | 2500 | kHz | | Vmsync_rising | MSYNC Rising Threshold | - | 1.4 | _ | _ | V | | VMSYNC_FALLING | MSYNC Falling Threshold | _ | _ | _ | 0.8 | V | | MSYNC PW | MSYNC Pulse Width | _ | _ | 250 | _ | ns | | ton | Minimum On-Time | _ | _ | 110 | _ | ns | | toff | Minimum Off-Time | V <sub>FB</sub> = 760mV | _ | 120 | _ | ns | | | | V <sub>IN</sub> = 3.8V to 40V | 788 | 800 | 808 | mV | | $V_{FB}$ | Feedback Voltage | SS/TR = 0.1V | 0.09 | 0.11 | 0.13 | V | | | | SS/TR = 0.7V | 0.68 | 0.7 | 0.71 | V | | tss | Soft-Start Period | SS/TR = VCC | _ | 1.7 | _ | ms | | Iss | Soft-Start Charging Current | SS/TR = 0V | 0.75 | 1.00 | 1.25 | μA | | PG <sub>UV_FALL</sub> | Undervoltage Falling Threshold | Percent of Output Regulation, Fault | 87 | 90 | 93 | % | | PGuv_rise | Undervoltage Rising Threshold | Percent of Output Regulation,<br>Good | 92 | 95 | 99 | % | | PGov_rise | Overvoltage Rising Threshold | Percent of Output Regulation, Fault | 107 | 110 | 114 | % | | PGov_fall | Overvoltage Falling Threshold | Percent of Output Regulation,<br>Good | 102 | 105 | 108 | % | | PG Pullup | PG Pullup Resistor | | _ | 5 | _ | ΜΩ | | PG Low | PG Low Voltage | Ipg = -3mA | _ | 0.1 | 0.3 | V | | PG Delay | PG Rising Edge Delay | _ | _ | 1.5 | _ | ms | | FG Delay | PG Falling Edge Delay | _ | _ | 2 | _ | μs | | \/r | EN Rising Threshold | _ | 1.38 | 1.45 | 1.52 | V | | Ven_th | Hysteresis | _ | _ | 100 | _ | mV | | REN | EN Input Resistance | _ | _ | 40 | _ | ΜΩ | | T <sub>SHDN</sub> | Thermal Shutdown (Note 9) | _ | _ | +165 | _ | °C | | THYS | Thermal Hysteresis (Note 9) | _ | | +20 | _ | °C | Note: 9. Compliance to the datasheet limits is assured by one or more methods: production test, characterization, and/or design. **Typical Performance Characteristics** (AP64203Q @ T<sub>A</sub> = +25°C, VIN = 12V, VOUT = 5V, fsw = 500kHz, BOM = Table 1, unless otherwise specified.) Figure 5. PFM Efficiency vs. Output Current, Vout = 5V, $L = 10\mu H$ Figure 6. PWM Efficiency vs. Output Current, Vout = 5V, $L = 10\mu H$ Figure 7. PFM Efficiency vs. Output Current, Vout = 3.3V, L = 8.2µH Figure 8. PWM Efficiency vs. Output Current, Voυτ = 3.3V, L = 8.2μH Figure 9. VIN POR and UVLO vs. Temperature Figure 10. Feedback Voltage vs. Temperature **Typical Performance Characteristics** (AP64203Q at T<sub>A</sub> = +25°C, VIN = 12V, VOUT = 5V, f<sub>SW</sub> = 500kHz, BOM = Table 1, unless otherwise specified.) (continued) Figure 11. Frequency vs. Temperature Figure 12. IQ vs. Temperature, IOUT = 0A Figure 13. I<sub>SHDN</sub> vs. Temperature Figure 14. PWM Line Regulation Figure 15. PFM Line Regulation Figure 16. Power MOSFET RDS(ON) vs. Temperature **Typical Performance Characteristics** (AP64203Q at T<sub>A</sub> = +25°C, VIN = 12V, VOUT = 5V, fsw = 500kHz, BOM = Table 1, unless otherwise specified.) (continued) VOUTAC (50mV/div) IL (1A/div) Vsw (10V/div) 5µs/div Figure 17. Output Ripple, VIN = 12V, VOUT = 5V, IOUT = 2A, PFM Figure 18. Output Ripple VIN = 12V, VOUT = 5V, IOUT = 50mA, PFM Figure 19. Output Ripple, VIN = 12V, VOUT = 5V, IOUT = 2A, PWM Figure 20. Output Ripple VIN = 12V, VOUT = 5V, IOUT = 50mA, PWM Figure 21. Output Ripple, VIN = 12V, VOUT = 3.3V, IOUT = 2A, PFM Figure 22. Output Ripple VIN = 12V, VOUT = 3.3V, IOUT = 50mA, PFM Typical Performance Characteristics (AP64203Q at TA = +25°C, VIN = 12V, VOUT = 5V, fsw = 500kHz, BOM = Table 1, unless otherwise specified.) (continued) Figure 23. Output Ripple, VIN = 12V, VOUT = 3.3V, IOUT = 2A, PWM Figure 24. Output Ripple VIN = 12V, VOUT = 5V, IOUT = 50mA, PWM Figure 25. Load Transient, IOUT = 0.05A to 0.5A to 0.05A, PWM Figure 26. Load Transient, IOUT = 0.05A to 0.5A to 0.05A, PFM Figure 27. Load Transient, IOUT = 1A to 2A to 1A, PWM Figure 28. Load Transient, IOUT = 1A to 2A to 1A, PFM **Typical Performance Characteristics** (AP64203Q at T<sub>A</sub> = +25°C, VIN = 12V, VOUT = 5V, f<sub>SW</sub> = 500kHz, BOM = Table 1, unless otherwise specified.) (continued) Figure 31. Startup using EN, IOUT = 2A Figure 32. Shutdown using EN, IOUT = 2A Figure 33. Startup using EN with PG, IOUT = 2A Figure 34. Shutdown using EN with PG, IOUT = 2A **Typical Performance Characteristics** (AP64203Q at T<sub>A</sub> = +25°C, VIN = 12V, VOUT = 5V, f<sub>SW</sub> = 500kHz, BOM = Table 1, unless otherwise specified.) (continued) Figure 35. Output Short Protection, IOUT = 2A Figure 36. Output Short Recovery, IOUT = 2A # **Application Information** #### Theory of Operation The AP64203Q is a 2A current mode control, synchronous buck regulator with integrated power MOSFETs. Current mode control ensures excellent line regulation, load regulation, and a wide loop bandwidth for fast response to load transients. Figure 1 and Figure 4 depict the typical application schematic and functional block diagram of AP64203Q. The buck controller drives the internal nFETs. The buck regulator can operate from an unregulated DC source, such as a battery, with a voltage ranging from 3.8V to 40V. The converter output can be regulated as low as 0.8V to as high as 36V. The feedback loop is compensated internally. See Loop Compensation Design for more details. #### Internal VCC Regulator An internal low dropout regulator produces the 4.8V supply from V<sub>IN</sub> that powers the drivers and the internal bias circuity. The VCC can supply enough current for the AP64203Q's circuitry and must be bypassed to PGND with a minimum of 1µF ceramic capacitor. Good bypassing is necessary to supply the high transient currents required by the power MOSFET gate drivers. To improve efficiency, the internal 5V regulator can also draw current from the BIAS pin when its voltage is at 4.5V or higher. If BIAS is connected to an external supply far away, be sure to bypass with a local ceramic capacitor. If the BIAS pin voltage is below 4.25V, the internal 5V regulator will source current from V<sub>IN</sub>. Application with high input voltage or high switching frequency where the internal 4.8V regulator pulls current from V<sub>IN</sub> will increase the die temperature. #### Enable, Soft-Start, Tracking, Sequencing, and Disable The enable (EN) input allows the user to control turning on or off the regulator. Once the voltage on the EN pin is above its threshold, the buck controller powers up and soft-start begins. The regulator does not allow the regulator to sink current during the soft-start period. The default time is 1.7ms if SS/TR pin is tied to VCC. The soft-start time can be extended by connecting an external capacitor between SS/TR and GND. The capacitor along with an internal Iss of $1\mu$ A, sets the soft-start interval of the converter, tss, according to equation below: $C_{SS}$ (nF) = 1.25\* $t_{SS}$ (ms) Ratiometric tracking is achieved in Figure 37 by using the same value for the soft-start capacitor on each power rail. Figure 37. Ratiometric Configuration By connecting a feedback network from the higher output voltage as shown in the Figure 38 below, coincidental track is implemented. The ratio of R3 and R4 should match with the ratio of feedback resistor divider of IC#2. Figure 38. Coincidental Configuration Figure 39 illustrates output sequencing. Figure 39. Sequencing Configuration #### **Output Active Discharge** The AP64203Q provides an internal $10k\Omega$ resistor for output active discharge function. The internal resistor discharges the energy stored in the output capacitor to PGND whenever the regulator is disabled. When the regulator remains enabled, the internal resistor disconnected from the output. #### **Current Limit Protection** In order to reduce the total power dissipation and to protect the application, AP64203Q has cycle-by-cycle current limiting implementation. The voltage drop across the internal high-side MOSFET is sensed and compared with the internally set current limit threshold. This voltage drop is sensed at about 50ns after the HS turns on. When the peak inductor current exceeds the set current limit threshold, current limit protection is activated. When the current limit happens for 17 clock cycles within a 32-cycle time frame, the device enters Hiccup mode in which the controller periodically restarts the part. This protection mode greatly reduces the power dissipated on chip and reduces the thermal stress to help protect the device. AP64203Q will exit Hiccup mode when the overcurrent situation is resolved. #### **Undervoltage Lockout (UVLO)** Undervoltage lockout is implemented to prevent the IC from insufficient input voltages. The AP64203Q has a UVLO comparator that monitors the VCC voltage and the internal bandgap reference. If the VCC voltage falls below 3.45V, the AP64203Q is disabled. Both HS and LS MOSFETs are off. Alternatively, the UVLO level can be adjusted by using EN pin with a resistive divider connected from VIN to GND. Connect the center node of the divider to EN. Choose R3 to be approximately $500k\Omega$ , and the R4 is calculated using the equation below with a desired $V_{UVLO}$ threshold. Figure 40. Setting the Input UVLO #### Thermal Shutdown If the junction temperature of the device reaches the thermal shutdown limit of +165°C, the AP64203Q shuts down both its high-side and low-side power MOSFETs. When the junction temperature reduces to the required level (+145°C typical), the device initiates a normal power-up cycle with soft-start. #### **Power Derating Characteristics** To prevent the regulator from exceeding the maximum recommended operating junction temperature, some thermal analysis is required. The regulator's temperature rise is given by: $$T_{RISE} = PD \cdot (\theta_{JA})$$ #### Where: - PD is the power dissipated by the regulator - θ<sub>JA</sub> is the thermal resistance from the junction of the die to the ambient temperature The junction temperature, T<sub>J</sub>, is given by: $$T_{I} = T_{A} + T_{RISE}$$ #### Where: • T<sub>A</sub> is the ambient temperature of the environment AP64203Q Document number: DS46205 Rev. 2 - 2 For the U-QFN4040-16/SWP (Type UXB) package, the $\theta_{JA}$ is 30°C/W. The actual junction temperature should not exceed the maximum recommended operating junction temperature of +150°C when considering the thermal design. Figure 41 shows a typical derating curve versus ambient temperature. Figure 41. Output Current Derating Curve vs. Ambient Temperature, VIN = 12V #### **Power Good** PG is the open-drain output of a window comparator that continuously monitors the buck regulator's output voltage via the FB pin. PG is actively held low when EN is low and during the soft-start period. After the soft-start period terminates, PG becomes high impedance as long as the output voltage is within $\pm 5\%$ of its regulation. Any fault condition forces PG low. There is an internal $5M\Omega$ pullup resistor. #### **Setting the Output Voltage** The output voltage can be adjusted from 0.8V using an external resistor divider. Table 1 shows a list of resistor selection for common output voltages. An optional C4 of 10pF to 470pF can be used to boost the phase margin and improve stability as well as the transient performance. R2 in Figure 42 can be determined by the following equation: $$R_2 = \frac{R_1 \cdot 0.8}{Vout - 0.8}$$ Figure 42. Feedback Divider Network | V <sub>ОUТ</sub> (V) | R1<br>(kΩ) | R2<br>(kΩ) | C4<br>(pF) | L1<br>(μΗ) | C2<br>(µF) | fsw<br>(kHz) | |----------------------|------------|------------|------------|------------|------------|--------------| | 1.2 | 100 | 200 | 47 | 3.3 | 2x22 | 500 | | 2.5 | 100 | 47.06 | 47 | 6.5 | 2x22 | 500 | | 3.3 | 100 | 31.60 | 47 | 8.2 | 2x22 | 500 | | 5 | 100 | 19.10 | 47 | 10 | 2x22 | 500 | | 12 | 100 | 7.14 | 47 | 22 | 2x22 | 500 | | 24 | 100 | 3.45 | 47 | 33 | 2x22 | 500 | **Table 1. Recommended Component Selection** #### **Operating Frequency** The AP64203Q operates at a default switching frequency at 500kHz when FS is connected to VCC. Use a resistor from FS to GND programs the frequency from 300kHz to 2.5MHz. A minimum on-time of 115ns typical in conjunction with the input and output voltage should be considered when selecting the maximum operating frequency. Use equation below to set the desired switching frequency: $$R_{FS}[k\Omega] = \frac{267}{FS[MHz]} - 50$$ Alternatively, the frequency of operation can be synchronized from 300kHz to 2.5MHz with an external signal applied to the MSYNC pin. It is recommended to use a MSYNC pulse width of at least 250ns. #### **CCM Control Scheme** The regulator employs a current-mode pulse-width modulation control scheme for fast transient response and pulse-by-pulse current limiting. The current loop consists of the oscillator, the PWM comparator, current sensing circuit, and a slope compensation circuit. The gain of the current sensing circuit is typically 450 mV/A and the slope compensation is 500 mV/T. The reference for the current loop is provided by the output of an Error Amplifier (EA), which compares the feedback signal at the FB pin to the integrated 0.8 V reference. Thus, the output voltage regulated by using the error amplifier to control the reference for the current loop. The error amplifier is an operational amplifier that converts the voltage error signal to a voltage output. The voltage loop is internally compensated with the 50 pF and $320 \text{k}\Omega$ RC network that can support most applications. PWM operation is initialized by the clock from the oscillator. The HS MOSFET is turned on at the beginning of a cycle and the current in the MOSFET starts to ramp up. When the sum of the current amplifier, CSA, signal and the slope compensation, SE, reaches the control reference of the current loop, the PWM comparator sends a signal to the logic to turn off the HS MOSFET and turn on the LS MOSFET. The LS MOSFET stays on until the end of the cycle. Figure 43 shows the typical operating waveforms during Continuous-Conduction Mode (CCM) operation. The dotted lines illustrate the sum of the compensation ramp and the current-sense amplifier's output. AP64203Q Document number: DS46205 Rev. 2 - 2 17 of 25 Figure 43. CCM Operation Waveforms #### **PFM Control Scheme** The AP64203Q enters a pulse-skipping mode at light load to minimize the switching loss by reducing the switching frequency. Figure 35 illustrates the PFM operation. A zero-cross sensing circuit shown in Figure 4 monitors the LS MOSFET current for zero crossing. When 8 consecutive cycles are detected, the regulator enters the PFM mode. The counter is reset to zero when the current in any cycle does not cross zero. Once the PFM mode is entered, the pulse modulation starts being controlled by the PFM comparator shown in Figure 44. The HS MOSFET is turned on at the clock's rising edge and turned off when its current reaches the peak PFM current limit value. Then, the inductor current is discharged to 0A, stays at zero, and the output voltage reduces gradually due to the load current discharging the output capacitor. When the output voltage drops to the nominal voltage, the HS MOSFET is turned on again as it repeats the previous operations. The regulator resumes normal PWM mode operation when the output voltage drops 2.5% below the nominal voltage. Figure 44. PFM Operation Waveforms #### **Input Capacitor** The input capacitor reduces the surge current drawn from the input supply and the switching noise from the device. The input capacitor has to sustain the ripple current produced during the on-time on the upper MOSFET. It must hence have a low ESR to minimize the losses. The RMS current rating of the input capacitor is a critical parameter that must be higher than the RMS input current. As a rule of thumb, select an input capacitor which has an RMS rating that is greater than half of the maximum load current. Due to large di/dt through the input capacitors, electrolytic or ceramics should be used. If a tantalum must be used, it must be surge protected. Otherwise, capacitor failure could occur. For most applications, a $10\mu F$ ceramic capacitor is sufficient and $0.1\mu F$ parallel capacitor is also recommended for improving the stability. #### Inductor Calculating the inductor value is a critical factor in designing a buck converter. For most designs, the following equation can be used to calculate the inductor value: $$L = \frac{V_{OUT} \cdot (V_{IN} - V_{OUT})}{V_{IN} \cdot \Delta I_L \cdot f_{SW}}$$ Where $\Delta I_L$ is the inductor ripple current and $f_{SW}$ is the buck converter switching frequency. Choose the inductor ripple current to be 30% to 40% of the maximum load current. The maximum inductor peak current is calculated from: $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$ Peak current determines the required saturation current rating, which influences the size of the inductor. Saturating the inductor decreases the converter efficiency while increasing the temperatures of the inductor and the internal MOSFETs. Hence choosing an inductor with appropriate saturation current rating is important. An inductor with a DC current rating of at least 25% higher than the maximum load current is recommended for most applications. For highest efficiency, the inductor's DC resistance should be as low as possible. Use a larger inductance for improved efficiency under light-load conditions. #### **Output Capacitor** The output capacitor keeps the output voltage ripple small, ensures feedback loop stability and reduces the overshoot of the output voltage. The output capacitor is a basic component for the fast response of the power supply. In fact, during load transient, for the first few microseconds it supplies the current to the load. The converter recognizes the load transient and sets the duty cycle to maximum, but the current slope is limited by the inductor value. ESR of the output capacitor dominates the output voltage ripple. The amount of ripple can be approximated using the equation below: Vout<sub>capacitor</sub> = $$\Delta I_{inductor} * (ESR + \frac{1}{8f_{sw}C_o})$$ An output capacitor with ample capacitance and low ESR is the best option. For most applications, a 22µF ceramic capacitor will be sufficient. $$C_{o} = \frac{L(I_{out} + \frac{\Delta I_{inductor}}{2})^{2}}{(\Delta V + V_{out})^{2} - V_{out}^{2}}$$ Where $\Delta V$ is the maximum output voltage overshoot. #### **Bootstrap** The internal driver of the HS FET is equipped with a BST undervoltage detection (UV) circuit. In the event that the voltage difference between BST and SW falls below 2V, the UV detection circuit allows the LS FET on for 400ns to recharge the bootstrap capacitor. AP64203Q Document number: DS46205 Rev. 2 - 2 #### **Self Bias Mode** For highest possible efficiency operation, it is recommended to connect the BIAS pin directly to Vout or other external supply in the range of 4.5V to 15V. In this condition, the internal LDO will source from the BIAS voltage to minimize the power dissipation. Therefore, the overall efficiency is improved. #### **Loop Compensation Design** The regulator uses constant frequency peak current mode control architecture to achieve a fast loop transient response. An accurate current sensing pilot device in parallel with the upper MOSFET is used for peak current control signal and overcurrent protection. The inductor is not considered as a state variable since its peak current is constant, and the system becomes a single order system. It is much easier to design a Type 2 compensator to stabilize the loop than to implement voltage mode control. Peak current mode control has an inherent input voltage feed-forward function to achieve good line regulation. Figure 45 shows the small-signal model of the synchronous buck regulator and Figure 46 is the compensation network. Figure 45. Linearized Small-Signal Model Figure 46 is the type 2 compensator. Figure 46. Type 2 Compensator Compensation design goals are the following: - 1. Crossover frequency, f<sub>C</sub>, of approximately 1/10<sup>th</sup> of the switching frequency. - 2. Phase margin > 40°. - 3. Gain margin > 10dB in magnitude. The loop gain at the crossover frequency has a unity gain. Therefore, the value of the top feedback resistance is determined by: $$R_1 = \frac{127k}{C_o f_C V_{OUT}}$$ Where, Co is the total output capacitance seen by the regulator. This may include ceramic high frequency decoupling and bulk output capacitors. Ceramic will have derating factor by approximately 40% depending on dielectric, voltage stress, and thermal. An additional zero contribution due to R<sub>1</sub> and C<sub>4</sub> can boost the phase margin. Put the compensator zero between 1/2fc to fc frequency. $$C_4 = \frac{1}{2\pi f c R_1}$$ # Layout #### **PCB Layout** - The AP64203Q is a high switching frequency converter. Hence, attention must be paid to the switching currents interference in the layout. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The AP64203Q works at 2A load current so heat dissipation is a major concern in the layout of the PCB. For both the top and bottom layers 2oz copper is recommended. - 2. Place the input capacitors as closely across VIN and GND as possible. - 3. Place the inductor as close to SW as possible. - 4. Place the output capacitors as close to GND as possible. - 5. Place the feedback components as close to FB as possible. - 6. If using four or more layers, use at least the 2<sup>nd</sup> and 3<sup>rd</sup> layers as GND to maximize thermal performance. - 7. Add as many vias as possible around both the GND pin and under the GND plane for heat dissipation to all the GND layers. - 8. Add as many vias as possible around both the VIN pin and under the VIN plane for heat dissipation to all the VIN layers. - 9. See Figure 47 for more details. Figure 47. PC Board Layout # **Ordering Information** (Note 10) | Orderable Part Number | Part Number | Package | Pookogo | Identification | Pac | king | |-----------------------|-------------|---------|--------------------------------|----------------|------|-------------| | Orderable Part Number | Suffix Code | Code | Package | Code | Qty. | Carrier | | AP64203QFVBW-13 | -13 | FVBW | U-QFN4040-16/SWP<br>(Type UXB) | 3YQ | 3000 | Tape & Reel | 10. For packaging details, go to our website at https://www.diodes.com/design/support/packaging/diodes-packaging/. Note: # **Marking Information** ### U-QFN4040-16/SWP (Type UXB) # (Top View) XXXXWX XXX: Identification Code Y: Year: 0 to 9 (ex: 4 = 2024) W: Week: A to Z: week 1 to 26; a to z: week 27 to 52; z represents week 52 and 53 X: Internal Code | Orderable Part Number | Package | Identification Code | |-----------------------|-----------------------------|---------------------| | AP64203QFVBW-13 | U-QFN4040-16/SWP (Type UXB) | 3YQ | # **Package Outline Dimensions** Please see http://www.diodes.com/package-outlines.html for the latest version. ### U-QFN4040-16/SWP (Type UXB) | U-QFN4040-16/SWP | | | | | | | | | |----------------------|------------|-------|-------|--|--|--|--|--| | | (Type UXB) | | | | | | | | | Dim | Min | Max | Тур | | | | | | | Α | 0.57 | 0.63 | 0.60 | | | | | | | A1 | 0.00 | 0.05 | 0.02 | | | | | | | A3 | | | 0.15 | | | | | | | b | 0.25 | 0.35 | 0.30 | | | | | | | b1 | | | 0.15 | | | | | | | D | 3.95 | 4.05 | 4.00 | | | | | | | D2 | 2.40 | 2.60 | 2.50 | | | | | | | Е | 3.95 | 4.05 | 4.00 | | | | | | | E2 | 2.40 | 2.60 | 2.50 | | | | | | | е | | | 0.65 | | | | | | | L | 0.35 | 0.45 | 0.40 | | | | | | | L1 | | | 0.25 | | | | | | | Z | 0.850 | 0.900 | 0.875 | | | | | | | All Dimensions in mm | | | | | | | | | # **Suggested Pad Layout** Please see http://www.diodes.com/package-outlines.html for the latest version. ### U-QFN4040-16/SWP (Type UXB) | Dimensions | Value<br>(in mm) | | | |------------|------------------|--|--| | | | | | | С | 0.650 | | | | G | 0.250 | | | | G1 | 0.250 | | | | Х | 0.400 | | | | X1 | 2.350 | | | | X2 | 2.600 | | | | Υ | 0.600 | | | | Y1 | 2.350 | | | | Y2 | 2.600 | | | | Y3 | 4.300 | | | # **Mechanical Data** - Moisture Sensitivity: Level 1 per J-STD-020 - Terminals: Finish Matte Tin Plated Leads, Solderable per MIL-STD-202, Method 208 @3 - Weight: 34.54 grams (Approximate) #### IMPORTANT NOTICE - DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). - The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functionalsafety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, guality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications. - Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities. - Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document. - products provided subject to Diodes' Standard (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. - Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application. - While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes. - Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use. - This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-andconditions/important-notice The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners. © 2024 Diodes Incorporated. All Rights Reserved. www.diodes.com 25 of 25 AP64203Q July 2024 www.diodes.com © 2024 Copyright Diodes Incorporated. All Rights Reserved.