

# NOT RECOMMENDED FOR NEW DESIGN CONTACT US



APR34509

#### SECONDARY SIDE SYNCHRONOUS RECTIFICATION SWITCHER

### **Description**

The DIODES™ APR34509 is a secondary side Combo IC, which combines an N-Channel MOSFET and a driver circuit designed for Synchronous Rectification (SR), supports CCM, DCM and Quasi-Resonant Flyback Topologies.

The N-Channel MOSFET is optimized for low gate charge, low  $R_{\text{DS(ON)}}$ , fast switching speed and body diode reverse recovery performance.

The synchronous rectification can effectively reduce the secondary side rectifier power dissipation and provide high performance solution. By sensing MOSFET drain-to-source voltage, the APR34509 can output ideal drive signal with less external components.

It can provide high performance solution for 5V to 12V output voltage application.

The APR34509 is available in SO-8EP package.

### **Pin Assignments**

#### 

Note: The DRAIN pin of internal MOSFET is exposed PAD, which is at the bottom of IC (the dashed box). The secondary current should flow from GND (pins 7 and 8) to this exposed PAD.

Top View

#### **Features**

- Synchronous Rectification for DCM Operation Flyback
- Eliminate Resonant Ring Interference
- Fast Detector of Supply Voltages
- Fewest External Components
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/quality/product-definitions/

### **Applications**

- Adapters/chargers for cell/cordless phones, ADSL modems, MP3 and other portable apparatus
- Standby and auxiliary power supplies

Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.



## **Typical Applications Circuit**



## **Pin Descriptions**

| Pin Number  | Pin Name | Function                                                                                                               |  |  |  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1           | DRISR    | Synchronous rectification MOSFET drive.                                                                                |  |  |  |
| 2           | VCC      | Power supply, connected with system output.                                                                            |  |  |  |
| 3           | ССМ      | Primary trigger signal sense input.                                                                                    |  |  |  |
| 4           | VDET     | Synchronous rectification sense input and dynamic function output, connected to DRAIN through a resistor.              |  |  |  |
| 5           | DRAIN    | Drain pin of internal MOSFET. The Drain voltage signal can be obtained from this pin.                                  |  |  |  |
| 6           | AREF     | Program a voltage reference with a resistor from AREF to GND, to enable synchronous rectification MOSFET drive signal. |  |  |  |
| 7, 8        | GND      | Source pin of internal MOSFET, connected to Ground.                                                                    |  |  |  |
| Exposed PAD | DRAIN    | Drain pin of internal MOSFET. The secondary current should flow from GND (Pins 7 and 8) to this DRAIN pad.             |  |  |  |



## **Functional Block Diagram**





## **Absolute Maximum Ratings** (Note 4)

| Symbol                                | Parameter                                         | Value       | Unit |
|---------------------------------------|---------------------------------------------------|-------------|------|
| Vcc                                   | Supply Voltage                                    | -0.3 to 16  | V    |
| V <sub>DET</sub> , V <sub>DRAIN</sub> | Voltage at VDET, DRAIN Pins                       | -2 to 62    | V    |
| Varef, Vdrisr                         | Voltage at AREF, DRISR Pins                       | -0.3 to 16  | V    |
| lo                                    | Continuous Drain Current                          | 20          | Α    |
| I <sub>DM</sub>                       | Pulsed Drain Current                              | 80          | Α    |
| PD                                    | Power Dissipation at T <sub>A</sub> = +25°C       | 2.2         | W    |
| θја                                   | Thermal Resistance (Junction to Ambient) (Note 5) | 56          | °C/W |
| ӨЈС                                   | Thermal Resistance (Junction to Case) (Note 5)    | 12          | °C/W |
| TJ                                    | Operating Junction Temperature                    | +150        | °C   |
| T <sub>STG</sub>                      | Storage Temperature                               | -65 to +150 | °C   |
| TLEAD                                 | Lead Temperature (Soldering, 10s)                 | , 10s) +300 |      |
| ESD                                   | Human Body Model                                  | 4000        | V    |

 Stresses greater than those listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings for extended periods can affect device reliability.
 Test condition: Device mounted on FR-4 substrate PC board, 2oz copper, with 1inch² cooling area. Notes:

## **Recommended Operating Conditions**

| Symbol | Parameter Min           | Max | Unit |
|--------|-------------------------|-----|------|
| Vcc    | Supply Voltage 3.3      | 13  | V    |
| TA     | Ambient Temperature -40 | +85 | °C   |



## **Electrical Characteristics** (@TA = +25°C, VCC = 5V, unless otherwise specified.)

| Sy                                                                       | mbol                   | Parameter                                                         | Condition                                              | Min  | Тур        | Max  | Unit  |
|--------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------|--------------------------------------------------------|------|------------|------|-------|
| Supply Voltage ( VCC Pin )                                               |                        |                                                                   |                                                        |      |            |      |       |
| I <sub>ST</sub>                                                          | ARTUP                  | Startup Current                                                   | V <sub>CC</sub> = V <sub>STARTUP</sub> -0.1V           | _    | 100        | 150  | μΑ    |
|                                                                          | ГОР                    | Operating Current                                                 | VDET Pin Floating<br>Vcc = 5V                          | _    | 100        | 150  | μΑ    |
| Vst                                                                      | ARTUP                  | Startup Voltage                                                   | _                                                      |      | 3.1        | 3.55 | V     |
|                                                                          | _                      | UVLO                                                              | _                                                      |      | 2.8        | 3.25 | V     |
| Gate Drive                                                               | er                     |                                                                   |                                                        |      |            |      |       |
| V-                                                                       | THON                   | Gate Turn-On Threshold                                            | _                                                      | 0    |            | 1    | V     |
| VT                                                                       | HOFF                   | Gate Turn-Off Threshold                                           | _                                                      | -14  | -7.5       | -1   | mV    |
| t <sub>DON</sub> Turn-On Delay Time                                      |                        | Turn-On Delay Time                                                | From V <sub>THON</sub> to V <sub>DRISR</sub> = 1V      |      | 70         | 130  | ns    |
| tdoff                                                                    |                        | Turn-Off Propagation Delay Time                                   | From VTHOFF to VDRISR = 4V                             |      | 100        | 150  | ns    |
| trg                                                                      |                        | Turn-On Rising Time                                               | From 1V to 4V, Vcc = 5V, CL = 4.7nF                    | _    | 50         | 100  | ns    |
| tFG                                                                      |                        | Turn-Off Falling Time                                             | From 4V to 1V, Vcc = 5V, C <sub>L</sub> = 4.7nF        | 1    | 20         | 35   | ns    |
| ton_min Minimum On Time                                                  |                        | Minimum On Time                                                   | -                                                      | 1,2  | 1.6        | 2    | μs    |
|                                                                          | V <sub>DRI_</sub> HIGH | Drive Maximum Voltage                                             | - ( )                                                  |      | -          | Vcc  | V     |
| V <sub>DRISR</sub>                                                       | \/                     | CD Drive Hold Voltage                                             | V <sub>CC</sub> < 5V                                   |      | <b>/</b> _ | Vcc  | V     |
|                                                                          | Vdri_hold              | SR Drive Hold Voltage                                             | Vcc≥5V                                                 | )[   | 5          | _    | V     |
| ŀ                                                                        | (qs                    | (Note 6)                                                          | -171, 0                                                | 0.44 | 0.52       | 0.6  | mA*µs |
| Vs_MIN Synchronous Rectification (SR) Minimum Operating Voltage (Note 7) |                        | Synchronous Rectification (SR) Minimum Operating Voltage (Note 7) |                                                        | _    | _          | 4.5  | ٧     |
| Synchron                                                                 | ous Rectificat         | tion Detection                                                    |                                                        |      |            |      |       |
| VTH_CCM                                                                  |                        | V <sub>DRISR</sub> Rising Threshold                               | V <sub>DRISR</sub> Output Transitions from High to Low |      | 0.53       | 0.71 | V     |
| to                                                                       | ОССМ                   | CCM Propagation Delay                                             | From CCM Rising to V <sub>DRISR</sub> Falling 10%      | _    | 20         | 35   | ns    |

Notes:

<sup>6.</sup> This item is used to specify the value of R<sub>AREF</sub>.
7. This item specifies the minimum SR operating voltage of V<sub>IN\_DC</sub>, V<sub>IN\_DC</sub> ≥ N<sub>PS</sub>\*V<sub>S\_MIN</sub>.



## $\textbf{Electrical Characteristics} \ (@T_A = +25 ^{\circ}C, \ unless \ otherwise \ specified.) \ (continued)$

### **MOSFET Static Characteristics**

| Symbol           | Parameter                           | Condition                                    | Min | Тур | Max  | Unit |
|------------------|-------------------------------------|----------------------------------------------|-----|-----|------|------|
| VDSS(BR)         | Drain to Source Breakdown Voltage   | $V_{GS} = 0V, I_{D} = 0.25mA$                | 62  | _   | _    | V    |
| Vgs(TH)          | Gate Threshold Voltage              | $V_{DS} = V_{GS}$ , $I_D = 0.25$ mA          | 0.7 | 1.3 | 2    | V    |
| IDSS             | Zero Gate Voltage Drain Current     | V <sub>DS</sub> = 50V, V <sub>GS</sub> = 0V  | _   | _   | 1    | μA   |
| I <sub>GSS</sub> | Gate to Source Leakage Current      | V <sub>GS</sub> = 4.5V, V <sub>DS</sub> = 0V | _   | _   | ±100 | nA   |
| RDS(ON)          | Drain to Source On-State Resistance | Vgs = 4.5V, ID = 3A                          | _   | 8   | _    | mΩ   |

#### **MOSFET Dynamic Characteristics**

| Symbol           | Parameter                             | Condition                                               | Min      | Тур  | Max | Unit |
|------------------|---------------------------------------|---------------------------------------------------------|----------|------|-----|------|
| Ciss             | Input Capacitance                     |                                                         | _        | 1872 |     |      |
| Coss             | Output Capacitance                    | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V<br>f = 1MHz | -<       | 506  | _   | pF   |
| C <sub>rss</sub> | Reverse Transfer Capacitance          | 1 - 111112                                              | 1        | 43   |     |      |
| Qgs              | Gate to Source Charge                 | V <sub>GS</sub> = 0V to 10V                             |          | 3.1  |     |      |
| Q <sub>gd</sub>  | Gate to Drain Charge (Miller Charger) | V <sub>DD</sub> = 25V, I <sub>D</sub> = 15A             |          | 4.8  |     | nC   |
| $Q_g$            | Total Gate Charge                     | V <sub>G</sub> S = 4.5V                                 | _        | 15   | _   |      |
| Rg               | Gate Resistance                       | _                                                       | <b>—</b> | 1.8  | _   | Ω    |





### **Synchronous Rectification Principle Description**

#### **SR MOSFET Turn-On**

The APR34509 determines the synchronous rectification MOSFET turn-on time by monitoring the MOSFET drain-to-source voltage. For both of DCM and CCM operations, the turn-on principle is the same. When the drain voltage is lower than the turn-on threshold voltage V<sub>THON</sub>, the IC outputs a positive drive voltage after a turn-on delay time (t<sub>DON</sub>). The MOSFET will turn on and the current will transfer from the body diode into the MOSFET's channel. Because of parasitic parameter, the voltage on MOSFET drain pin has moderate voltage ringing at this moment, which maybe impact on SR controller VDET voltage sense and bring about turn-off fault. To prevent fault situation from happening, a Minimum On Time (tonmin) blanking period is used that will maintain the power MOSFET on for a minimum amount of time.

In Figure 1, the turn-on blanking time tonmin is to prevent the MOSFET drain-to-source voltage ringing effect. During this time, the VDRISR is pulled up to VCC; after tonmin, the drive voltage stops being pulled up by the driver, and begins to drop; when VDRISR drops to VDRI\_HOLD, it will be held at this voltage until being pulled down.

#### **DCM Turn-Off Operation**

The DCM operation of the SR is described with timing diagram shown in Figure 1.

In the process of drain current decreasing linearly toward zero, the drain-source voltage rises synchronically. When it rises over the turn off threshold voltage VTHOFF, the APR34509 pulls the drive signal down after a turn-off delay (tdoff).



Figure 1. Typical Waveforms of APR34509 in DCM

#### **CCM Turn-Off Operation**

The CCM pin is used to sense trigger signal for turning off the SR MOSFET before primary switch turn-on in Continuous Conduction Mode (CCM) system. After tonmin, if the CCM pin voltage rises over the threshold voltage VTHCCM, the drive voltage will be pulled down after a short delay time toccm to turn off SR MOSFET. The CCM pin senses trigger signal coming from primary switch turn-on signal through a RC networks circuit, a Y-type isolating capacitor Cccm, two resistors R2 and R3. Note variations of these resistors, of Cccm, and of the dV/dt across Cccm require that worst-case tolerances be taken into account when determining the minimum value of Cccm. For example, the value of this resistor will impact the rise time of CCM voltage. The bigger resistor, the slower the CCM voltage rises.

The Zener diode ZD1 is used for ESD test.

The value of Cy should be much higher than that of Cccm. If necessary, increase the value of Cy to ensure that Cy > Cccm; do not decrease Cccm.

C<sub>Y</sub> is the main common-mode capacitance between the primary and the secondary sides of the system. This is usually a discrete component, whose value ranges from 47pF to 2200pF. Aside from any EMI-control purposes, it also serves as the return path for the CCM signal charging and discharging current pulses.



### Synchronous Rectification Principle Description (continued)



Figure 2. Typical Turn-Off Waveforms of APR34509 in CCM

#### **Minimum On Time**

When the controlled MOSFET gate is turned on, some ringing noise is generated. The minimum on-time timer blanks the V<sub>THOFF</sub> comparator and CCM comparator, keeping the controlled MOSFET on for at least the minimum on time. During the minimum on time, the turn off threshold (DCM and CCM) is totally blanked.

#### The Value and Meaning of AREF Resistor

As to DCM operation Flyback converter, after secondary rectifier stops conduction, the primary MOSFET drain-to-source ringing waveform results from the resonant of primary inductance and equivalent switch device output capacitance. This ringing waveform probably leads to Synchronous Rectifier error conduction. To prevent this fault from happening, the APR34509 has a special function design by means of volt-second product detecting. From the sensed voltage of VDET pin, the volt-second product of voltage above V<sub>CC</sub> at primary switch on time is much higher than the volt-second product of each cycle ringing voltage above V<sub>CC</sub>. Therefore, every time before Synchronous Rectifier turns on, the APR34509 judges if the detected volt-second product of VDET voltage above V<sub>CC</sub> is higher than a threshold and then turns on synchronous rectifier. The purpose of AREF resistor is to determine the volt-second product threshold. The APR34509 has a parameter, Kqs, which converts R<sub>AREF</sub> value to volt-second product,

$$Area2 = R_{AREF} * Kqs$$

In general, Area1 and Area3 values depend on system design and are always fixed after system design is frozen. As to Diodes Incorporated's PSR design, the Area1 value changes with primary peak current value and Area3 value generally keeps constant at all conditions. So the AREF resistor design should consider the worst case, the minimum primary peak current condition. Because of system design parameter distribution, Area1 and Area3 have moderate tolerance. So Area2 should be designed between the middle of Area1 and Area3 to keep enough design margin.

Note: 8. To keep the volt-second product threshold stable, a capacitor is suggested to parallel with AREF resistor, and the recommended value of this capacitor is 20nF.

 $Area3 < R_{AREF} * Kqs < Area1$ 



## Synchronous Rectification Principle Description (continued)



Figure 3. AREF Function

#### **SR Minimum Operating Voltage**

The APR34509 sets a minimum SR operating voltage by comparing the difference between V<sub>DET</sub> and output voltage (V<sub>CC</sub>). The value of V<sub>DET</sub>–V<sub>CC</sub> must be higher than its internal reference, then the APR34509 will begin to integrate the area of (V<sub>DET</sub>–V<sub>CC</sub>)\*to<sub>NP</sub>. If not, the area integrating will not begin and the SR driver will be disabled.

#### SR Turn-Off Timing Impact on PSR CV Sampling

As for the synchronous rectification on Flyback power system, SR MOSFET must turn off before the secondary side current decreases to zero in order to avoid reverse-current flow. When SR turns off in advance, the secondary current will flow through the body diode. The SR turn-off time is determined by the V<sub>THOFF</sub> at a fixed system. When V<sub>THOFF</sub> is closer to zero, the SR turn-on time gets longer and body diode conduction time gets shorter. Because of the different voltage drop between SR MOSFET and body diode, the PSR feedback signal V<sub>FB</sub> appears a voltage jump at the time of SR MOSFET turn-off. If the PSR CV sampling time tsample is close to even behind this voltage jump time, there will be system unstable operation issue or the lower output voltage issue.

To ensure stable operation of system, it must meet:





Figure 4. SR Turn-Off Timing Impact on PSR CV Sampling

#### **Recommended Application Circuit Parameters**

The two resistors R23 and R24 are used to pass ESD test. The values of R23 and R24 should be over  $20\Omega$  and below  $47\Omega$  respectively because of the undershoot performance. The package of R23 and R24 must be at least 0805 and there is not any trace under these two resistors.

Caref is recommended to parallel with AREF resistor to keep the volt-second product threshold stable. A 20nF Caref and a 100nF C24 are recommended.



## **Ordering Information**



| Part Number     | Pookogo | Tomporatura Banga | Marking ID | Pac  | king        |
|-----------------|---------|-------------------|------------|------|-------------|
| Fait Number     | Package | Temperature Range | Marking ID | Qty. | Carrier     |
| APR34509MPTR-G1 | SO-8EP  | -40 to +85°C      | 34509MP-G1 | 4000 | Tape & Reel |

## **Marking Information**





First and Second Lines: Logo and Marking ID

Third Line: Date Code

Y: Year

WW: Work Week of Molding

A: Assembly House Code XX: 7<sup>th</sup> and 8<sup>th</sup> Digits of Batch No.



## Package Outline Dimensions (All dimensions in mm(inch).)

Please see http://www.diodes.com/package-outlines.html for the latest version.

### (1) Package Type: SO-8EP





Note: Eject hole, oriented hole and mold mark is optional.



## **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### (1) Package Type: SO-8EP



| Dimensions | Z           | G           | X           | Y           | X1          | Y1          | E           |
|------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
|            | (mm)/(inch) |
| Value      | 6.900/0.272 | 3.900/0.154 | 0.650/0.026 | 1.500/0.059 | 3.600/0.142 | 2.700/0.106 | 1.270/0.050 |

### **Mechanical Data**

- Moisture Sensitivity: MSL Level 3 per J-STD-020
- Terminals: Finish Matte Tin Plated Leads, Solderable per M2003 JESD22-B102 @3
- Weight: 0.081 grams (Approximate)



#### **IMPORTANT NOTICE**

- DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and
- Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (<a href="https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/">https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/</a>) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-andconditions/important-notice

DIODES is a trademark of Diodes Incorporated in the United States and other countries. The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. © 2022 Diodes Incorporated. All Rights Reserved.

www.diodes.com

13 of 13 APR34509 June 2022 www.diodes.com © 2022 Copyright Diodes Incorporated. All Rights Reserved.