## 3.3V Very Low Power 6-Output PCle Clock Generator With On-chip Termination ## Description The DIODES PI6CG33602C is a 6-output very low power PCIe Gen1/Gen2/Gen3/Gen4/Gen5/Gen6 clock generator. It uses 25MHz crystal or CMOS reference as an input to generate the 100MHz low power differential HCSL outputs with on-chip terminations. The on-chip termination can save 24 external resistors and make layout easier. An additional buffered reference output is provided to serve as a low noise reference for other circuitry. It uses Diodes' proprietary PLL design to achieve very low jitter that meets PCIe Gen1/Gen2/Gen3/Gen4/Gen5/Gen6 requirements. It also provides various options such as different slew rate and amplitude through SMBUS so that users can configure the device easily to get the optimized performance for their individual boards. The device also supports selectable spread-spectrum options to reduce EMI for various applications. ## **Block Diagram** ## **Features** - 3.3V Supply Voltage - Crystal/CMOS input: 25 MHz - 6 Differential low power HCSL outputs with on-chip termination - Default $Z_{OUT} = 85\Omega$ - Individual output enable - Reference CMOS output - Programmable slew rate and output amplitude for each output - Differential outputs blocked until PLL is locked - Selectable 0%, -0.25% or -0.5% spread on differential outputs - Strapping pins or SMBus for configuration - Differential Output-To-Output Skew <50ps - Very-Low Jitter Outputs - Differential Cycle-To-Cycle Jitter <50ps</li> - PCIe Gen1/Gen2/Gen3/Gen4/Gen5/Gen6 Compliant - CMOS REFOUT Phase Jitter - <0.3ps RMS, SSC off - <1.5ps RMS, SSC on - Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2) - Halogen and Antimony Free. "Green" Device (Note 3) - For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/quality/product-definitions/ - Packaging (Pb-free & Green): - 40-lead 5×5mm TQFN #### Notes - 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant. - 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free. - 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds. # **Pin Configuration** # **Pin Description** | Pin # | Pin Name | Ту | pe | Description | |-----------------------|-------------------------|------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Latched select input to select spread spectrum amount at initial power up. | | 1 | SS_SEL_TRI | Input | Tri-level | $1=-0.5\%$ spread, M = Spread Off, 0 = Spread Off. This pin has both internal pull-up and pull-down resistor. Refer to SMBUS byte_1 bit 4, 3 = '01' to get -0.25% spread. | | 2 | XTAL_IN/CLK | Input | | Crystal input or CMOS reference input | | 3 | XTAL_OUT | Output | | Crystal output | | 4 | V <sub>DD</sub> _OSC | Power | | Power supply for oscillator circuitry, nominal 3.3V | | 5 | V <sub>DD</sub> _REFOUT | Power | | Power supply for buffered CMOS output | | 6 | SADR/REFOUT | Input/<br>Output | CMOS | Latch to select SMBus Address or LVCMOS REFOUT.<br>This pin has an internal pull-down | | 7, 20, 25 | NC | N/A | | No Connect | | 8 | GND_DIG | Power | | Ground for digital circuitry | | 9 | SCLK | Input | CMOS | SMBUS clock input, 3.3V tolerant | | 10 | SDATA | Input/<br>Output | CMOS | SMBUS Data line, 3.3V tolerant | | 11 | V <sub>DD</sub> _DIG | Power | | Power supply for digital circuitry, nominal 3.3V | | 12, 17, 27,<br>32, 39 | $V_{\mathrm{DDO}}$ | Power | | Power supply for differential outputs | | 13 | OE0# | Input | CMOS | Active low input for enabling Q0 pair. This pin has an internal pull-down. $1 = \text{disable outputs}, 0 = \text{enable outputs}$ | | Pin # | Pin Name | Ту | pe | Description | |--------|--------------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | Q0+ | Output | HCSL | Differential true clock output | | 15 | Q0- | Output | HCSL | Differential complementary clock output | | 16, 31 | $V_{\mathrm{DD}}$ | Power | | Power supply, nominal 3.3V | | 18 | Q1+ | Output | HCSL | Differential true clock output | | 19 | Q1- | Output | HCSL | Differential complementary clock output | | 21 | OE1# | Input | CMOS | Active low input for enabling Q1 pair. This pin has an internal pull-down. $1 = \text{disable outputs}, 0 = \text{enable outputs}$ | | 22 | Q2+ | Output | HCSL | Differential true clock output | | 23 | Q2- | Output | HCSL | Differential complementary clock output | | 24 | OE2# | Input | CMOS | Active low input for enabling Q2 pair. This pin has an internal pull-down. 1 = disable outputs, 0 = enable outputs | | 26 | $V_{\mathrm{DDA}}$ | Power | | Power supply for analog circuitry | | 28 | Q3+ | Output | HCSL | Differential true clock output | | 29 | Q3- | Output | HCSL | Differential complementary clock output | | 30 | OE3# | Input | CMOS | Active low input for enabling Q3 pair. This pin has an internal pull-down. 1 = disable outputs, 0 = enable outputs | | 33 | Q4+ | Output | HCSL | Differential true clock output | | 34 | Q4- | Output | HCSL | Differential complementary clock output | | 35 | OE4# | Input | CMOS | Active low input for enabling Q4 pair. This pin has an internal pull-down. 1 = disable outputs, 0 = enable outputs | | 36 | Q5+ | Output | HCSL | Differential true clock output | | 37 | Q5- | Output | HCSL | Differential complementary clock output | | 38 | OE5# | Input | CMOS | Active low input for enabling Q5 pair. This pin has an internal pull-down. 1 = disable outputs, 0 = enable outputs | | 40 | PD# | Input | CMOS | Input notifies device to sample latched inputs and start up on first high assertion. Low enters Power Down Mode, subsequent high assertions exit Power Down Mode. This pin has internal pull-up resistor. | ## **Table 1. SMBus Address Selection** | | SADR | Address | +Read/Write Bit | |----------------------------------------------|------|---------|-----------------| | Character of CADD and Contamplication of DD# | 0 | 1101000 | X | | State of SADR on first application of PD# | 1 | 1101010 | X | # Table 2. Power Management Table<sup>(3)</sup> | PD# | SMBus OE bit | OEn# | Qn+ | Qn- | REFOUT | |-----|--------------|------|-------------------------|-------------------------|-------------------------| | 0 | X | X | Low <sup>(1)</sup> | Low <sup>(1)</sup> | HiZ <sup>(2)</sup> | | 1 | 1 | 0 | Running | Running | Running | | 1 | 1 | 1 | Disabled <sup>(1)</sup> | Disabled <sup>(1)</sup> | Running | | 1 | 0 | X | Disabled <sup>(1)</sup> | Disabled <sup>(1)</sup> | Disabled <sup>(4)</sup> | - 1. The output state is set by B11[1:0] (Low/Low default) - 2. REF is Hi-Z until the 1st assertion of PD# high. After this, when PD# is low, REF is disabled. If Byte3, bit 5 = 1, then REF is running - 3. Input High/ Low defined at default values for device - 4. See SMBUs Byte 3, bit 4 ## **Maximum Ratings** (Above which useful life may be impaired. For user guidelines, not tested.) | Storage Temperature65°C to +150°C | |------------------------------------------------------------------------------------------------| | Supply Voltage to Ground Potential, $V_{DDxx}$ 0.5V to +4.6V | | Input Voltage –0.5V to $V_{\mbox{\scriptsize DD}} + 0.5 \mbox{\scriptsize V},$ not exceed 4.6V | | SMBus, Input High Voltage | | ESD Protection (HBM) | | Max Junction Temperature+125°C | #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **Operating Conditions** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |--------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|------|-------|-------| | V <sub>DD</sub> , V <sub>DDA</sub> ,<br>V <sub>DD</sub> OSC,<br>V <sub>DD</sub> DIG, | Power Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{\mathrm{DDO}}$ | Output Power Supply Voltage | | 1.0 | 3.3 | 3.465 | V | | V <sub>DD_REFOUT</sub> | Reference Output Power Supply<br>Voltage | | 3.135 | 3.3 | 3.465 | V | | $I_{\mathrm{DDA}}$ | Analog Power Supply Current | All outputs active @100MHz | | 22 | 25 | mA | | $I_{DD}$ | Power Supply Current | All $V_{DD}$ , except $V_{DDA}$ and $V_{DDO}$ , All outputs active @100MHz | | 20 | 25 | mA | | $I_{\mathrm{DDO}}$ | Power Supply Current for Outputs <sup>(3)</sup> | All outputs active @100MHz | | 24 | 30 | mA | | I <sub>DDA_WL</sub> | Analog Power Supply Wake-on-<br>LAN <sup>(1)</sup> Current | Q outputs off, REF output running | | 0.5 | 1.0 | mA | | I <sub>DD_WL</sub> | Power Supply Wake-on-LAN <sup>(1)</sup><br>Current | All $V_{DD}$ , except $V_{DDA}$ and $V_{DDO}$ , $Q$ outputs off, REF output running | | 3.0 | 6.0 | mA | | I <sub>DDO_WL</sub> | Power Supply Wake-on-LAN <sup>(1)</sup><br>Current for Outputs | Q outputs off, REF output running | | 0.04 | 0.1 | mA | | I <sub>DDA_PD</sub> | Analog Power Supply Power<br>Down <sup>(2)</sup> Current | All outputs off | | 0.5 | 1.0 | mA | | I <sub>DD_PD</sub> | Power Supply Power Down <sup>(2)</sup><br>Current | All outputs off | | 1.0 | 2.0 | mA | | I <sub>DDO_PD</sub> | Power Supply Current Power<br>Down <sup>(2)</sup> for Outputs | All outputs off | | 0.05 | 0.1 | mA | | $T_{A}$ | Ambient Temperature | Industrial grade | -40 | | 85 | °C | - 1. Wake-on-LAN mode: PD# = '0' Byte 3, bit 5 = '1' - 2. Power down mode: PD# = '0' Byte 3, bit 5 = '0' - 3. Output drive 5 inch trace. # **Input Electrical Characteristics** | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |---------------------|---------------------------------------------|------------|------|------|------|-------| | R <sub>pu</sub> | Internal pull up resistance | | | 120 | | ΚΩ | | R <sub>dn</sub> | Internal pull down resistance | | | 120 | | ΚΩ | | $C_{\mathrm{XTAL}}$ | Internal capacitance on X_IN and X_OUT pins | | | 8 | | pF | | L <sub>PIN</sub> | Pin inductance | | | | 7 | nН | # **Crystal Characteristic** | Parameters | Description | Min. | Тур | Max. | Units | |--------------------|------------------------------|-------------|-----|------|-------| | OSCmode | Mode of Oscillation | Fundamental | | | | | FREQ | Frequency | | 25 | | MHz | | ESR <sup>(1)</sup> | Equivalent Series Resistance | | | 50 | Ω | | Cload | Load Capacitance | | 8 | | pF | | Cshunt | Shunt Capacitance | | | 7 | pF | | | Drive Level | | | 200 | uW | #### Note: ## **SMBus Electrical Characteristics** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------------|------------------------------------------------|----------------------------|------|------|-------| | V <sub>DDSMB</sub> | Nominal bus voltage | | 2.7 | | 3.6 | V | | | | SMBus, $V_{DDSMB} = 3.3V$ | 2.1 | | 3.6 | | | V <sub>IHSMB</sub> | SMBus Input High Voltage | SMBus, $V_{DDSMB} < 3.3V$ | 0.65<br>V <sub>DDSMB</sub> | | | V | | 37 | CMD I V-14 | SMBus, V <sub>DDSMB</sub> = 3.3V | | | 0.8 | V | | V <sub>ILSMB</sub> | SMBus Input Low Voltage | SMBus, V <sub>DDSMB</sub> < 3.3V | | | 0.8 | V | | I <sub>SMBSINK</sub> | SMBus sink current | SMBus, at V <sub>OLSMB</sub> | 4 | | | mA | | V <sub>OLSMB</sub> | SMBus Output Low Voltage | SMBus, at I <sub>SMBSINK</sub> | | | 0.4 | V | | f <sub>MAXSMB</sub> | SMBus operating frequency | Maximum frequency | | | 500 | kHz | | t <sub>RMSB</sub> | SMBus rise time | (Max $V_{IL}$ - 0.15) to (Min $V_{IH}$ + 0.15) | | | 1000 | ns | | t <sub>FMSB</sub> | SMBus fall time | (Min $V_{IH}$ + 0.15) to (Max $V_{IL}$ - 0.15) | | | 300 | ns | <sup>1.</sup> ESR value is dependent upon frequency of oscillation # **Spread Spectrum Characteristic** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |-----------|-------------------------|-----------------------|------|------|------|-------| | $f_{MOD}$ | SS Modulation Frequency | Triangular modulation | 30 | 31.8 | 33 | kHz | ## **LVCMOS DC Electrical Characteristics** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |------------------|-----------------------|--------------------------------------------------------------------------|--------------------------------------|----------------|-----------------------------------------|-------| | V <sub>IH</sub> | Input High Voltage | Single-ended inputs, except SMBus | 0.75<br>V <sub>DD</sub> | | V <sub>DD</sub><br>+0.3 | V | | V <sub>IM</sub> | Input Mid Voltage | SS_SEL_TRI | $0.4 V_{ m DD}$ | $0.5V_{ m DD}$ | $0.6 V_{ m DD}$ | V | | $V_{IL}$ | Input Low Voltage | Single-ended inputs, except SMBus | -0.3 | | 0.25<br>V <sub>DD</sub> | V | | $I_{IH}$ | Input High Current | Single-ended inputs, $V_{IN} = V_{DD}$ | | | 5 | μΑ | | $I_{IL}$ | Input Low Current | Single-ended inputs, $V_{IN} = 0V$ | -5 | | | μΑ | | I <sub>IH</sub> | Input High Current | Single-ended inputs with pull up / pull down resistor, $V_{IN} = V_{DD}$ | | | 50 | μΑ | | $I_{IL}$ | Input Low Current | Single-ended inputs with pull up / pull down resistor, $V_{\rm IN}$ = 0V | -50 | | | μΑ | | V <sub>OH</sub> | Output High Voltage | REFOUT, except SMBus;<br>I <sub>OH</sub> = -2mA | 0.8 x<br>V <sub>DD</sub> _<br>REFOUT | | | V | | V <sub>OL</sub> | Output Low Voltage | REFOUT, except SMBus; $I_{OL} = 2mA$ | | | $0.2 \text{ x}$ $V_{DD_{\perp}}$ REFOUT | V | | R <sub>OUT</sub> | CMOS Output impedance | | | 20 | | Ω | | C <sub>IN</sub> | Input Capacitance | | 1.5 | | 5 | pF | ## **LVCMOS AC Characteristics** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |--------------------|-----------------------|---------------------------------------------------------------------------------------|------|------|------|--------| | f <sub>INPUT</sub> | Input Frequency | XTAL_IN/CLK | | 25 | | MHz | | t <sub>RIN</sub> | Input rise time | Single-ended inputs | | | 5 | ns | | t <sub>FIN</sub> | Input fall time | Single-ended inputs | | | 5 | ns | | t <sub>STAB</sub> | Clock stabilization | From Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock | | 0.75 | 1 | ms | | t <sub>OELAT</sub> | Output enable latency | Q start after OE# assertion<br>Q stop after OE# deassertion | 1 | | 3 | clocks | | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |---------------------|------------------------------------------|------------------------------------------------------|------|------|------|--------| | t <sub>PDLAT</sub> | PD# de-assertion | Differential outputs enable after PD# de-assertion | | 20 | 300 | us | | t <sub>PERIOD</sub> | REFOUT clock period | REFOUT, assume input is at 25MHz | | 40 | | ns | | $f_{ACC}$ | REFOUT frequency accuracy <sup>(1)</sup> | REFOUT, long term accuracy to input | | 0 | | ppm | | | | Byte 3 = 1F, 20% to 80% of $V_{D-}$ DREF | 0.9 | 1.4 | 2 | V/ns | | 4 | REFOUT slew rate <sup>(1)</sup> | Byte 3 = 5F, 20% to 80% of $V_{D-}$ DREF | 1.5 | 2.4 | 3.2 | V/ns | | t <sub>SLEW</sub> | REPOUT SIEW rate | Byte 3 = 9F, 20% to 80% of $V_{D-}$ DREF | 2 | 3 | 3.8 | V/ns | | | | Byte 3 = DF, 20% to 80% of $V_{D-}$ DREF | 2.3 | 3.2 | 4 | V/ns | | $t_{DC}$ | REFOUT Duty Cycle <sup>(1)</sup> | $V_T = V_{\rm DD}$ /2V, driven by a Xtal | 45 | 50 | 55 | % | | t <sub>DCDIS</sub> | REFOUT Duty Cycle Distortion | $V_T = V_{\rm DD}$ /2V, driven by an external source | -2 | 0 | +2 | % | | tJITCC | REFOUT cycle-cycle jitter | $V_T = V_{\rm DD}$ /2V, driven by a Xtal | | 70 | 150 | ps | | , | DEFOUT DI LUI DAG | 12kHz to 5MHz, SSC off, driven by a Xtal | | 0.16 | 0.3 | ps | | tугтрн | REFOUT Phase Jitter, RMS | 12kHz to 5MHz, SSC on, driven by a Xtal | | 0.9 | 1.5 | ps | | | | 1kHz offset, driven by a Xtal | | -149 | -135 | dBc/Hz | | t <sub>JITN</sub> | Noise floor | 10kHz offset to Nyquist, driven<br>by a Xtal | | -158 | -140 | dBc/Hz | #### Note: $1. \quad Guaranteed \ by \ design \ and \ characterization, \ not \ 100\% \ tested \ in \ production$ ## **HCSL Output Characteristics** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Condition | Min. | Тур. | Max. | Units | |-------------------|-----------------------------------------------------|------------------------------------------------------|------|------|------|-------| | V <sub>OH</sub> | Output Voltage High <sup>(1)</sup> | Statistical measurement on | 660 | 784 | 850 | mV | | V <sub>OL</sub> | Output Voltage Low <sup>(1)</sup> | single-ended signal using oscilloscope math function | -150 | | 150 | mV | | V <sub>OMAX</sub> | Output Voltage Maximum <sup>(1)</sup> | Measurement on single ended sig- | | 816 | 1150 | mV | | V <sub>OMIN</sub> | Output Voltage Minimum <sup>(1)</sup> | nal using absolute value | -300 | -42 | | mV | | V <sub>OC</sub> | Output Cross Voltage <sup>(1,2,4)</sup> | | 250 | 430 | 550 | mV | | DV <sub>OC</sub> | V <sub>OC</sub> Magnitude Change <sup>(1,2,5)</sup> | | | 12 | 140 | mV | #### Note: - 1. At default SMBUS amplitude settings - 2. Guaranteed by design and characterization, not 100% tested in production - 3. Measured from differential waveform - 4. This one is defined as voltage where Q+ = Q- measured on a component test board and only applied to the differential rising edge - 5. The total variation of all Vcross measurements in any particular system. This is a subset of Vcross\_min/max allowed. ## **HCSL Output AC Characteristics** Temperature = TA; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Condition | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------|------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Output Frequency | | | 100 | | MHz | | | Slew rate <sup>(1,2,3)</sup> | Scope averaging on fast setting | 2.5 | 3.2 | 4 | V/ns | | t <sub>RF</sub> | Siew rate | Scope averaging on slow setting | 2.2 | 3 | 3.7 | V/ns | | Dt <sub>RF</sub> | Slew rate matching <sup>(1,2,4)</sup> | Scope averaging on | | 7 | 15 | % | | $t_{DC}$ | Duty Cycle <sup>(1,2)</sup> | Measured differentially, PLL Mode | 45 | 50 | 55 | % | | t <sub>SKEW</sub> | Output Skew <sup>(1,2)</sup> | Averaging on, V <sub>T</sub> = 50% | | 20 | 50 | ps | | tj <sub>c-c</sub> | Cycle to cycle jitter <sup>(1,2)</sup> | | | 20 | 50 | ps | - $1. \quad Guaranteed \ by \ design \ and \ characterization-not \ 100\% \ tested \ in \ production.$ - 2. Measured from differential waveform. - 3. Slew rate is measured through the Vswing voltage range centered around differential 0V, within $\pm 150 \text{mV}$ window. - 4. It is measured using a ±75mV window centered on the average cross point. # **PCIe Common Clock (CC) Architecture Jitter** | Symbol | Parameters | Condition | Min. | Тур. | Max. | Spec<br>Limit | Units | |---------------------|-------------------------------|-------------------------------------------------------------------------------------------|------|------|------|---------------|--------------| | | | PCIe 1.0 | | 20 | 30 | 86 | ps<br>(pkpk) | | | | PCIe 2.0 Low Band, 10kHz < f < 1.5MHz (PLL BW 5-16MHz or 8-5MHz, CDR = 10MHz) | | 0.1 | 0.2 | 3 | ps | | t <sub>jPHASE</sub> | Integrated phase jitter (RMS) | PCIe 2.0 High Band, 1.5MHz < f < Nyquist (50MHz); (PLL BW 5-16MHz or 8-5MHz, CDR = 10MHz) | 0.4 | 0.5 | 3.1 | ps | | | | | PCIe 3.0 (PLL BW 2-4MHz or 2-5MHz, CDR = 10MHz) | | 0.15 | 0.2 | 1 | ps | | | | PCIe 4.0 (PLL BW 2-4MHz or 2-5MHz, CDR = 10MHz) | | 0.15 | 0.2 | 0.5 | ps | | | | PCIe 5.0 | | 0.05 | 0.06 | 0.15 | ps | | | | PCIe 6.0 | | 0.03 | 0.04 | 0.1 | ps | # **PCIe Independent Reference Clock Architecture Jitter** | Symbol | Parameters | Condition | Min. | Тур. | Max. | Spec<br>Limit | Units | |---------------------|-------------------------------|------------------------------------------------------|------|------|------|---------------|-------| | | | PCIe 3.0 SRIS (PLL BW 2-4MHz or 2-5MHz, CDR = 10MHz) | | 0.15 | 0.25 | | ps | | t <sub>jPHASE</sub> | Integrated phase jitter (RMS) | PCIe 4.0 SRIS (PLL BW 2-4MHz or 2-5MHz, CDR = 10MHz) | | 0.15 | 0.25 | | ps | | | | PCIe 5.0 SRIS | | 0.04 | 0.07 | | ps | | | | PCIe 6.0 SRIS | | 0.03 | 0.05 | | ps | Differential Output Clock Periods - Spread Spectrum Disabled | | • | Measurement Window | | | | | | | | | | | | |---------------------|---------------------------|---------------------------------|--------------------------------|--------------------------------|--------------------------------|---------------------------------|---------------------------|-------|--|--|--|--|--| | Contor | 1 clock | 1 μs | 0.1 s | 0.1 s | 0.1 s | 1 μs | 1 clock | | | | | | | | Center<br>Freq. MHz | -c2c jitter<br>AbsPer Min | -SSC Short-<br>term Avg.<br>Min | -ppm Long-<br>term Avg.<br>min | 0 ppm Pe-<br>riod Nomi-<br>nal | +ppm Long-<br>term Avg.<br>max | +SSC Short-<br>term Avg.<br>Max | -c2c jitter<br>AbsPer Max | Units | | | | | | | 100.00 | 9.94900 | | 9.99900 | 10.00000 | 10.00100 | | 10.05100 | ns | | | | | | Differential Output Clock Periods - Spread Spectrum Enabled | | | | Mea | surement Win | dow | | | | |---------------------|---------------------------|---------------------------------|--------------------------------|--------------------------------|--------------------------------|---------------------------------|---------------------------|-------| | Contor | 1 clock | 1 μs | 0.1 s | 0.1 s | 0.1 s | 1 μs | 1 clock | | | Center<br>Freq. MHz | -c2c jitter<br>AbsPer Min | -SSC Short-<br>term Avg.<br>Min | -ppm Long-<br>term Avg.<br>min | 0 ppm Pe-<br>riod Nomi-<br>nal | +ppm Long-<br>term Avg.<br>max | +SSC Short-<br>term Avg.<br>Max | -c2c jitter<br>AbsPer Max | Units | | 99.75 | 9.94906 | 9.99906 | 10.02406 | 10.02506 | 10.02607 | 10.05107 | 10.10107 | ns | - 1. Guaranteed by design and characterization—not 100% tested in production. - 2. All long term accuracy and clock period specifications are guaranteed assuming REF is trimmed to 25MHz. ## **SMBus Serial Data Interface** PI6CG33602C is a slave only device that supports block read and block write protocol using a single 7-bit address and read/write bit as shown below. Read and write block transfers can be stopped after any complete byte transfer. ## **Address Assignment** | A6 | A5 | A4 | A3 | A2 | A1 | A0 | R/W | |----|----|----|----|----|------|----|-----| | 1 | 1 | 0 | 1 | 0 | SADR | 0 | 1/0 | Note: SMBus address is latched on SADR pin #### **How to Write** | 1 bit | 7 bits | 1 bit | 1 bit | 8 bits | 1 bit | 8 bits | 1 bit | 8 bits | 1 bit | 8 bits | 1 bit | 1 bit | |-----------|--------|-------|-------|-------------------------------------|-------|------------------------|-------|-------------------------|-------|--------------------------|-------|----------| | Start bit | Add. | W(0) | Ack | Beginning<br>Byte loca-<br>tion = N | Ack | Data Byte<br>count = X | Ack | Beginning Data Byte (N) | Ack | <br>Data Byte<br>(N+X-1) | Ack | Stop bit | #### How to Read | 1 bit | 7 bits | 1 bit | 1 bit | 8 bits | 1 bit | 1 bit | 7 bits | 1 bit | 1 bit | 8 bits | 1 bit | 8 bits | 1 bit | |-----------|---------|-------|-------|-------------------------------------|-------|---------------------|---------|-------|-------|------------------------|-------|-------------------------|-------| | Start bit | Address | W(0) | Ack | Beginning<br>Byte loca-<br>tion = N | Ack | Repeat<br>Start bit | Address | R(1) | Ack | Data Byte<br>count = X | Ack | Beginning Data Byte (N) | Ack | | 8 bits | 1 bit | 1 bit | |-------------|-------|----------| | Data Byte | NAck | Stop bit | | <br>(N+X-1) | NACK | Stop bit | | Byte 0 | : Output Enable Regis | ter | | | | | |--------|-----------------------|------------------|------|-----------------------|--------------|-------------| | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7 | Q5_OE | Q5 output enable | RW | 1 | | Pin Control | | 6 | Q4_OE | Q4 output enable | RW | 1 | | Pin Control | | 5 | Reserved | | | 0 | | | | 4 | Q3_OE | Q3 output enable | RW | 1 | Can D11[1.0] | Pin Control | | 3 | Q2_OE | Q2 output enable | RW | 1 | See B11[1:0] | Pin Control | | 2 | Q1_OE | Q1 output enable | RW | 1 | | Pin Control | | 1 | Reserved | | | 0 | | | | 0 | Q0_OE | Q0 output enable | RW | 1 | | Pin Control | #### Note: $1.\ A\ low\ on\ these\ bits\ will\ override\ the\ OE\#\ pins\ and\ force\ the\ differential\ outputs\ to\ the\ state\ indicated\ by\ B11[1:0]\ (Low/\ Low\ default)$ | Byte 1 | Byte 1: SS Spread Spectrum and Control Register | | | | | | | | |--------|-------------------------------------------------|------------------------------|-------------------|-----------------------|-------------------------------------------|-------------------------------------------|--|--| | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | | | 7 | SSENRB1 | SS Enable Readback Bit1 | R | Latch | '00' for SS_SEL | _TRI = '0', | | | | 6 | SSENRB0 | SS Enable Readback Bit0 | R | Latch | '10' for SS_SEL_<br>'11' for SS_SEL_ | | | | | 5 | SSEN_SWCTR | Enable SW control of SS | RW | 0 | Values in<br>B1[7:6] control<br>SS amount | Values in<br>B1[4:3] control<br>SS amount | | | | 4 | SSENSW1 | SS enable SW control Bit1 | RW <sup>(1)</sup> | 0 | '00' = SS off, '01 | ' = -0.25% SS, | | | | 3 | SSENSW0 | SS enable SW control Bit0 | RW <sup>(1)</sup> | 0 | '10' = SS off, '11' | = -0.5% SS | | | | 2 | Reserved | | | 1 | | | | | | 1 | Amplitude1 | Control control constitution | RW | 1 | '00' = 0.6V, '01' = 0.68V, '10' = | | | | | 0 | Amplitude0 | Control output amplitude | RW | 0 | 0.75V, '11' = 0.85 | 5V | | | <sup>1.</sup> Spread must be selected OFF or ON with the hardware latch pin. These bits should not be used to turn spread ON or OFF after power up. These bits can be used to change the spread amount, and B1[5] must be set to a 1 for these bits to have any effect on the part. If These bits are used to turn spread OFF or ON, the system will need to be reset. | Byte 2 | Byte 2: Differential Output Slew Rate Control Register | | | | | | | |--------|--------------------------------------------------------|-------------------------|------|-----------------------|--------------|--------------|--| | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | | 7 | SLEWRATECTR_Q5 | Control slew rate of Q5 | RW | 1 | Slow setting | Fast setting | | | 6 | SLEWRATECTR_Q4 | Control slew rate of Q4 | RW | 1 | Slow setting | Fast setting | | | 5 | Reserved | | | 1 | | | | | 4 | SLEWRATECTR_Q3 | Control slew rate of Q3 | RW | 1 | Slow setting | Fast setting | | | 3 | SLEWRATECTR_Q2 | Control slew rate of Q2 | RW | 1 | Slow setting | Fast setting | | | 2 | SLEWRATECTR_Q1 | Control slew rate of Q1 | RW | 1 | Slow setting | Fast setting | | | 1 | Reserved | | | 1 | | | | | 0 | SLEWRATECTR_Q0 | Control slew rate of Q0 | RW | 1 | Slow setting | Fast setting | | | Byte 3 | Byte 3: REF Control Register | | | | | | | |--------|------------------------------|----------------------------|------|-----------------------|---------------------------------------------------|-----------------------------------|--| | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | | 7 | DEECLEMID ATE | Classical and the Company | RW | 0 | '00' = 1.4V/ns '0 | 01' = 2.4V/ns, | | | 6 | REFSLEWRATE | Slew rate control for REF | RW | 1 | '10' = 3V/ns, '11 | ' = 3.2V/ns | | | 5 | REF_PDSTATE | Wake-on-Lan enable for REF | RW | 0 | REF = Dis-<br>abled in PD<br>state <sup>(1)</sup> | REF = run-<br>ning in PD<br>state | | | 4 | REF_OE | Output enable for REF | RW | 1 | REF = Dis-<br>abled in PD<br>state <sup>(1)</sup> | REF = run-<br>ning | | | 3 | Reserved | | | 1 | | | | | 2 | Reserved | | | 1 | | | | | 1 | Reserved | | | 1 | | | | | 0 | Reserved | | | 1 | | | | #### Note: 1. The disabled state depends on Byte11[1:0]. '00' = Low, '01'=HiZ, '10'=Low, '11'=High | Byte 4 | : Reserved | | | | | | | |--------|-----------------------|-------------|------|-----------------------|---------------|---|--| | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | | 7:0 | Reserved | | | 0x40 | | | | | Byte 5 | : Revision and Vendor | ID Register | | | | | | | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | | 7 | RID3 | | R | 0 | , | | | | 6 | RID2 | B ID | R | 0 | B 0000 | | | | 5 | RID1 | Revision ID | R | 0 | Rev = 0000 | | | | 4 | RID0 | | R | 0 | | | | | 3 | PVID3 | | R | 0 | | | | | 2 | PVID2 | VlID | R | 0 | D:-1 0011 | | | | 1 | PVID1 | Vendor ID | R | 1 | Diodes = 0011 | | | | 0 | PVID0 | | R | 1 | | | | | Byte 6 | : Device Type/Device | ID Register | | | | | |--------|-----------------------|-------------------------------------|------|-----------------------|--------------------|--------------------| | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7 | DTYPE1 | D : . | R | 0 | '00' = CG, '01 | ' = ZDB, | | 6 | DTYPE0 | Device type | R | 0 | '10' = Reserve | ed, '11' = NZDB | | 5 | DID5 | | R | 0 | | | | 4 | DID4 | | R | 0 | | | | 3 | DID3 | D : ID | R | 0 | 0001101: | 041 | | 2 | DID2 | Device ID | R | 1 | 000110 binar | у, 06нех | | 1 | DID1 | | R | 1 | | | | 0 | DID0 | | R | 0 | | | | Byte 7 | : Byte Count Register | | | | | | | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7 | Reserved | | | 0 | | | | 6 | Reserved | | | 0 | | | | 5 | Reserved | | | 0 | | | | 4 | BC4 | | RW | 0 | | | | 3 | BC3 | | RW | 1 | Writing to th | is register will | | 2 | BC2 | Byte count programming | RW | 0 | configure ho | w many bytes will | | 1 | BC1 | | RW | 0 | be read back, | default is 8 bytes | | 0 | BC0 | | RW | 0 | | | | Byte 8 | and 9: Reserved | | | | | | | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7.0 | D 1 | | | B8: 0x36 | | | | 7:0 | Reserved | | | B9: 0x00 | | | | Byte 1 | 0: PD Restore | | | | | | | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7 | Reserved | | | 0 | | | | 6 | PD Restore | PD Restore to default configuration | RW | 1 | Clear PD<br>Config | Keep PD<br>Config | | 5:0 | Reserved | | | 0 | | | | Bit | <b>Control Function</b> | Description | Type | Power Up<br>Condition | 0 | 1 | |--------|-------------------------|--------------------------------------------|------|-----------------------|------------------|-------------------| | 7:2 | Reserved | | | 0 | | | | 1 | STP1 | Total Consolinated DIF Outside Divide Cate | RW | 0 | 00 = Low/Low | 10 = High,<br>Low | | 0 | STP0 | True/ Compliment DIF Output Disable Sate | RW | 0 | 01 = HiZ/HiZ | 11 = Low/<br>High | | Byte 1 | 2: Impedance Control | | | | | | | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7 | Q2_Zout1 | Q2 Zout | RW | | | * | | 6 | Q2_Zout0 | Q2 Zout | RW | | | | | 5 | Q1_Zout1 | Q1 Zout | RW | | 00 = Reserved | | | 4 | Q1_Zout0 | Q1 Zout | RW | 01 | $01 = 85\Omega$ | | | 3 | Reserved | | | 01 | $10 = 100\Omega$ | | | 2 | Reserved | | | | 11 = Reserved | | | 1 | Q0_Zout1 | Q0 Zout | RW | | | | | 0 | Q0_Zout0 | Q0 Zout | RW | | | | | Byte 1 | 3: Impedance Control | | | | | | | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7 | Q5_Zout1 | Q5 Zout | RW | | | , | | 6 | Q5_Zout0 | Q5 Zout | RW | 00 = Reserved | | | | 5 | Q4_Zout1 | Q4 Zout | RW | | | | | 4 | Q4_Zout0 | Q4 Zout | RW | 01 | $01 = 85\Omega$ | | | 3 | Reserved | | | 01 | $10 = 100\Omega$ | | | 2 | Reserved | | | | 11 = Reserved | | | 1 | Q3_Zout1 | Q3 Zout | RW | | | | | | Q3_Zout0 | Q3 Zout | RW | 1 | 1 | | | Byte 1 | 4: OE Termination Co | ntrol | | | | | |---------|----------------------|---------------------------------------------------------|------|-----------------------|--------------------|-------------------------| | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7 | OE2_term1 | OE2 Pull up or down | RW | 0 | 00 = None | 10 = Pullup | | 5 | OE2_term0 | OE2 Pull up or down | RW | 1 | 01 = Pull-<br>down | 11 = Pullup<br>and Down | | 5 | OE1_term1 | OE1 Pull up or down | RW | 0 | 00 = None | 10 = Pullup | | 1 | OE1_term0 | OE1 Pull up or down | RW | 1 | 01 = Pull-<br>down | 11 = Pullup<br>and Down | | 3 | Reserved | | | 0 | | | | 2 | Reserved | | | 1 | | | | 1 | OE0_term1 | OE0 Pull up or down | RW | 0 | 00 = None | 10 = Pullup | | ) | OE0_term0 | OE0 Pull up or down | RW | 1 | 01 = Pull-<br>down | 11 = Pullup<br>and Down | | Byte 1 | 5: OE Termination Co | ntrol | | | | | | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7 | OE5_term1 | OE5 Pull up or down | RW | 0 | 00 = None | 10 = Pullup | | 5 | OE5_term0 | OE5 Pull up or down | RW | 1 | 01 = Pull-<br>down | 11 = Pullup<br>and Down | | 5 | OE4_term1 | OE4 Pull up or down | RW | 0 | 00 = None | 10 = Pullup | | 1 | OE4_term0 | OE4 Pull up or down | RW | 1 | 01 = Pull-<br>down | 11 = Pullup<br>and Down | | 3 | Reserved | | | 0 | | | | 2 | Reserved | | | 1 | | | | l | OE3_term1 | OE3 Pull up or down | RW | 0 | 00 = None | 10 = Pullup | | ) | OE3_term0 | OE3 Pull up or down | RW | 1 | 01 = Pull-<br>down | 11 = Pullup<br>and Down | | Byte 10 | 6: Power Good Termin | nation Control | | | | | | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7:2 | Reserved | | | 0x00 | | | | | PWRGD_PD1 | Clark Davier Cood and Decree Decree Dell | RW | 1 | 00 = None | 10 = Pullup | | | PWRGD_PD0 | Clock Power Good and Power Down Pull up or<br>Pull down | RW | 0 | 01 = Pull- | 11 = Pullup | | Byte 18: Enable Pin Control | | | | | | | |-----------------------------|------------------|-------------------------|------|-----------------------|--------------|---------------| | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | | 7 | OE5_Enable | Sets Enable High or Low | RW | 0 | Enable = Low | Enable = High | | 6 | OE4_Enable | Sets Enable High or Low | RW | 0 | Enable = Low | Enable = High | | 5 | Reserved | | | 0 | | | | 4 | OE3_Enable | Sets Enable High or Low | RW | 0 | Enable = Low | Enable = High | | 3 | OE2_Enable | Sets Enable High or Low | RW | 0 | Enable = Low | Enable = High | | 2 | OE1_Enable | Sets Enable High or Low | RW | 0 | Enable = Low | Enable = High | | 1 | Reserved | | | 0 | | | | 0 | OE0_Enable | Sets Enable High or Low | RW | 0 | Enable = Low | Enable = High | ## Byte 19: Power Down Pin Control | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | |-----|------------------|------------------------------------------|------|-----------------------|---------------------|----------------------| | 7:1 | Reserved | | | 0 | | | | 0 | PWRGD_PD | PWRGD_PD Active via Pull up or Pull down | RW | 0 | Power Down<br>= Low | Power Down<br>= High | #### **Plots** ## 100MHz HCSL Clock (12k to 20MHz) #### 25MHz CMOS Clock Figure 1. Low Power HCSL Test Circuit Figure 2. CMOS REF Test Circuit Figure 3. Differential Output driving LVDS Table 3. Alternate Differential Output Terminations (ZO =85 $\Omega$ ) | Component | Receiver with Termination | Receiver without Termination | Unit | |-----------------------------------|---------------------------|------------------------------|------| | R <sub>1a</sub> , R <sub>1b</sub> | 10,000 | 130 | Ω | | $R_{2a}, R_{2b}$ | 5,600 | 64 | Ω | | C <sub>C</sub> | 0.1 | 0.1 | μF | | $V_{CM}$ | 1.2 | 1.2 | V | Figure 4. Power Supply Filter ## **Crystal Circuit Connection** The following diagram shows PI6CG33602C crystal circuit connection with a parallel crystal. For the CL = 8pF crystal, it is suggested to use C1 = 8pF, C2 = 8pF. C1 and C2 can be adjusted to fine tune to the target ppm of crystal oscillator according to different board layouts based on the following formular in the Crystal Capacitor Calculation diagram. ## **Crystal Oscillator Circuit** ## **Crystal Capacitor Calculation** ## **Recommended Crystal Specification** #### **Diodes Recommends:** - a) FL2500217, SMD 3.2x2.5(4P), 25MHz, CL=8pF, +/-20ppm, https://www.diodes.com/assets/Datasheets/FL.pdf - b) FH2500016, SMD 2.5x2.0(4P), 25MHz, CL=8pF, +/-30ppm, https://www.diodes.com/assets/Datasheets/FH.pdf - c) FW2500031, SMD 2.0x1.6(4P), 25MHz, CL=8pF, +/-30ppm, https://www.diodes.com/assets/Datasheets/FW.pdf - d) US2500003, SMD 1.6x1.2(4P), 25MHz, CL=12pF, +/-30ppm, https://www.diodes.com/assets/Datasheets/US.pdf #### **Table 4. Thermal Characteristics** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------------|----------------------------------------|------------|------|------|-------|------| | $\theta_{\mathrm{JA}}$ | Thermal Resistance Junction to Ambient | Still air | | | 29.91 | °C/W | | $\theta_{ m JC}$ | Thermal Resistance Junction to Case | | | | 15.92 | °C/W | # PI6CG336 02CZLAIE YYWWXX YY: Year WW: Workweek 1st X: Assembly Code 2nd X: Fab Code # **Package Information** ## **Packaging Mechanical** ## 40-TQFN (ZLA) 15-0019 #### For latest package info. please check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/ ## **Ordering Information** | Ordering Code Package Code | | Package Description | Pin 1 Location | |----------------------------|-----|------------------------------------------------|------------------| | PI6CG33602CZLAIEX | ZLA | 40-Contact, Very Thin Quad Flat No-Lead (TQFN) | Top Right Corner | | PI6CG33602CZLAIEX-13R | ZLA | 40-Contact, Very Thin Quad Flat No-Lead (TQFN) | Top Left Corner | - 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant. - 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free. - 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds. - 4. E = Pb-free and Green - 5. X suffix = Tape/Reel - 6. For packaging details, go to our website at: https://www.diodes.com/assets/MediaList-Attachments/Diodes-Package-Information.pdf #### IMPORTANT NOTICE - 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). - 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications. - 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities. - 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document. - 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. - 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application. - 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes. - 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use. - 9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/important-notice The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners. © 2024 Diodes Incorporated. All Rights Reserved. www.diodes.com